# Lab 5 Report

Name: **UT EID: Section: Checklist:** Part 1 -Design file (.v) for the Ripple Carry Adder i. module RCA 4bits( input clk, enable, Cin, input [3:0] A,B, output [4:0] Q ); wire s0, s1, s2, s3, c0, c1, c2, c3; reg [4:0] total; Full\_Adder f1 (.A(A[0]), .B(B[0]), .Cin(Cin), .S(s0), .Cout(c0)); Full\_Adder f2 (.A(A[1]), .B(B[1]), .Cin(c0), .S(s1), .Cout(c1)); Full\_Adder f3 (.A(A[2]), .B(B[2]), .Cin(c1), .S(s2), .Cout(c2)); Full\_Adder f4 (.A(A[3]), .B(B[3]), .Cin(c2), .S(s3), .Cout(c3)); always @(\*) begin total = {c3, s3, s2, s1, s0}; end register\_logic f5 (.clk(clk), .enable(enable), .Data(total), .Q(Q)); endmodule ii. Test-bench module tb\_RCA\_4bits;

reg clk;

```
reg enable;
reg[3:0] A;
reg[3:0] B;
reg Cin;
wire[4:0] Q;
RCA_4bits uut (
  .clk(clk),
  .enable(enable),
  .A(A),
  .B(B),
  .Cin(Cin),
  .Q(Q)
);
initial begin
clk = 0;
enable = 0;
A = 4'b0001;
B = 4'b0101;
Cin = 1'b0;
#50;
enable=1;
#50;
A = 4'b0001;
B = 4'b0101;
Cin = 1'b0;
#50;
A = 4'b0111;
B = 4'b0111;
Cin = 1'b0;
```

```
#50;
A = 4'b1000;
B = 4'b0111;
Cin = 1'b1;
#50;
A = 4'b1100;
B = 4'b0100;
Cin = 1'b0;
#50;
A = 4'b1000;
B = 4'b1000;
Cin = 1'b1;
#50;
A = 4'b1001;
B = 4'b1010;
Cin = 1'b1;
#50;
A = 4'b1111;
B = 4'b1111;
Cin = 1'b0;
#50;
end
always
#1 clk = ~clk;
endmodule
Complete Table 1 from the simulation
```

iii.

| A[3:0] | B[3:0] | Cin | Sum[3:0] | Cout |
|--------|--------|-----|----------|------|
| 0001   | 0101   | 0   | 0110     | 0    |
| 0111   | 0111   | 0   | 1110     | 0    |
| 1000   | 0111   | 1   | 0000     | 1    |
| 1100   | 0100   | 0   | 0000     | 1    |
| 1000   | 1000   | 1   | 0001     | 1    |
| 1001   | 1010   | 1   | 0100     | 1    |
| 1111   | 1111   | 0   | 1110     | 1    |

iv. Constraints File (Just the uncommented portion)
## Clock signal
set\_property PACKAGE\_PIN W5 [get\_ports clk]

set\_property IOSTANDARD LVCMOS33 [get\_ports clk]
create\_clock -add -name sys\_clk\_pin -period 10.00 -waveform {0 5}
[get\_ports clk]

## Switches set property PACKAGE PIN V17 [get ports {A[0]}]

set\_property IOSTANDARD LVCMOS33 [get\_ports {A[0]}]
set\_property PACKAGE\_PIN V16 [get\_ports {A[1]}]

set\_property IOSTANDARD LVCMOS33 [get\_ports {A[1]}]
set\_property PACKAGE\_PIN W16 [get\_ports {A[2]}]

set\_property IOSTANDARD LVCMOS33 [get\_ports {A[2]}]
set property PACKAGE PIN W17 [get ports {A[3]}]

set\_property IOSTANDARD LVCMOS33 [get\_ports {A[3]}]
set\_property PACKAGE\_PIN W15 [get\_ports {B[0]}]

set\_property IOSTANDARD LVCMOS33 [get\_ports {B[0]}]
set\_property PACKAGE\_PIN V15 [get\_ports {B[1]}]

set\_property IOSTANDARD LVCMOS33 [get\_ports {B[1]}]
set\_property PACKAGE\_PIN W14 [get\_ports {B[2]}]

set\_property IOSTANDARD LVCMOS33 [get\_ports {B[2]}]
set\_property PACKAGE\_PIN W13 [get\_ports {B[3]}]

set\_property IOSTANDARD LVCMOS33 [get\_ports {B[3]}]

```
set property PACKAGE PIN V2 [get ports {Cin}]
set property IOSTANDARD LVCMOS33 [get ports {Cin}]
## LEDs
set property PACKAGE PIN U16 [get ports {Q[0]}]
set property IOSTANDARD LVCMOS33 [get ports {Q[0]}]
set_property PACKAGE_PIN E19 [get_ports {Q[1]}]
set property IOSTANDARD LVCMOS33 [get_ports {Q[1]}]
set_property PACKAGE_PIN U19 [get_ports {Q[2]}]
set property IOSTANDARD LVCMOS33 [get ports {Q[2]}]
set property PACKAGE PIN V19 [get ports {Q[3]}]
set property IOSTANDARD LVCMOS33 [get_ports {Q[3]}]
set property PACKAGE PIN W18 [get ports {Q[4]}]
set property IOSTANDARD LVCMOS33 [get_ports {Q[4]}]
##Buttons
set property PACKAGE PIN U18 [get ports {enable}]
set property IOSTANDARD LVCMOS33 [get ports {enable}]
```

٧. Simulation waveform for the above test-cases



#### Part 2 -

vi. All the equations for C<sub>i</sub>'s and S<sub>i</sub>'s

```
C_{1} = G_{0} + P_{0}C_{0} \qquad S_{0} = P_{0} \oplus C_{0}
C_{2} = G_{1} + P_{1}C_{1} \qquad S_{1} = P_{1} \oplus C_{1}
C_{3} = G_{2} + P_{2}C_{2} \qquad S_{2} = P_{2} \oplus C_{2}
C_{4} = G_{3} + P_{3}C_{3} \qquad S_{3} = P_{3} \oplus C_{3}
```

Design files (.v) for the Carry Lookahead Adder and Register Logic vii. module CLA 4bits( input clk, enable, Cin, input [3:0] A, B, output [4:0] Q ); wire [3:0] G, P, S, Sum; wire [4:0] C; wire Cout; assign C[0]=Cin; //generate assign G[0] = A[0] & B[0];assign G[1] = A[1] & B[1]; assign G[2] = A[2] & B[2]; assign G[3] = A[3] & B[3]; //propagate assign  $P[0] = A[0] ^ B[0];$ assign  $P[1] = A[1] ^ B[1];$ assign  $P[2] = A[2] ^ B[2]$ ; assign  $P[3] = A[3] ^ B[3];$ //carry bits assign C[1] = G[0] | (P[0] & C[0]);assign C[2] = G[1] | (P[1] & G[0]) | (P[1] & P[0] & C[0]);assign  $C[3] = G[2] \mid (P[2] \& G[1]) \mid (P[2] \& P[1] \& G[0]) \mid (P[2] \& P[1] \& G[0])$ P[0] & C[0]); assign C[4] = G[3] | (P[3] & G[2]) | (P[3] & P[2] & G[1]) | (P[3] & P[2] & P[1] & G[0]) | (P[3] & P[2] & P[1] & P[0] & C[0]); //sum results assign  $S[0] = P[0] ^ C[0];$ 

```
assign S[1] = P[1] ^ C[1];
      assign S[2] = P[2] ^ C[2];
      assign S[3] = P[3] ^ C[3];
      register_logic c1 (.clk(clk), .enable(enable), .Data({C[4], S}), .Q(Q));
      endmodule
      module register_logic(
        input clk, enable,
        input [4:0] Data,
        output reg [4:0] Q
        );
      always @(posedge clk) begin
         if(enable)
           Q=Data;
         else
           Q=0;
      end
      endmodule
viii.
      Test-bench
      module tb_CLA_4bits;
      reg clk;
      reg enable;
      reg[3:0] A;
      reg[3:0] B;
      reg Cin;
      wire[4:0] Q;
      CLA_4bits uut (
         .clk(clk),
         .enable(enable),
```

```
.A(A),
  .B(B),
  .Cin(Cin),
  .Q(Q)
);
initial begin
clk = 0;
enable = 0;
A = 4'b0000;
B = 4'b0101;
Cin = 1'b0;
#50;
enable = 1;
#50;
A = 4'b0101;
B = 4'b0111;
Cin = 1'b0;
#50;
A = 4'b1000;
B = 4'b0111;
Cin = 1'b1;
#50;
A = 4'b1001;
B = 4'b0100;
```

```
Cin = 1'b0;
#50;
A = 4'b1000;
B = 4'b1000;
Cin = 1'b1;
#50;
A = 4'b1101;
B = 4'b1010;
Cin = 1'b1;
#50;
A = 4'b1110;
B = 4'b1111;
Cin = 1'b0;
#50;
end
always
#1 clk = ~clk;
```

## endmodule

### ix. Complete Table 2 from the simulation

| A[3:0] | B[3:0] | Cin | Sum[3:0] | Cout |
|--------|--------|-----|----------|------|
| 0000   | 0101   | 0   | 0101     | 0    |
| 0101   | 0111   | 0   | 1100     | 0    |
| 1000   | 0111   | 1   | 0000     | 1    |
| 1001   | 0100   | 0   | 1101     | 1    |
| 1000   | 1000   | 1   | 0001     | 1    |
| 1101   | 1010   | 1   | 1000     | 1    |
| 1110   | 1111   | 0   | 1110     | 1    |

```
Constraints File (Just the uncommented portion)
    х.
        ## Clock signal
   xi.
   xii.
        set property PACKAGE PIN W5 [get ports clk]
               set property IOSTANDARD LVCMOS33 [get_ports clk]
  xiii.
              create clock -add -name sys clk pin -period 10.00 -waveform {0 5}
  xiv.
        [get ports clk]
   XV.
        ## Switches
  xvi.
        set property PACKAGE PIN V17 [get ports {A[0]}]
  xvii.
 xviii.
               set property IOSTANDARD LVCMOS33 [get_ports {A[0]}]
  xix.
        set property PACKAGE PIN V16 [get ports {A[1]}]
               set property IOSTANDARD LVCMOS33 [get_ports {A[1]}]
   XX.
  xxi.
        set property PACKAGE PIN W16 [get ports {A[2]}]
               set property IOSTANDARD LVCMOS33 [get_ports {A[2]}]
  xxii.
        set property PACKAGE PIN W17 [get ports {A[3]}]
 xxiii.
               set property IOSTANDARD LVCMOS33 [get_ports {A[3]}]
 xxiv.
        set_property PACKAGE_PIN W15 [get_ports {B[0]}]
  XXV.
               set property IOSTANDARD LVCMOS33 [get_ports {B[0]}]
 xxvi.
 xxvii.
        set property PACKAGE PIN V15 [get ports {B[1]}]
xxviii.
               set property IOSTANDARD LVCMOS33 [get_ports {B[1]}]
        set property PACKAGE PIN W14 [get ports {B[2]}]
 xxix.
              set property IOSTANDARD LVCMOS33 [get_ports {B[2]}]
  XXX.
        set property PACKAGE_PIN W13 [get_ports {B[3]}]
 xxxi.
 xxxii.
               set property IOSTANDARD LVCMOS33 [get_ports {B[3]}]
        set property PACKAGE PIN V2 [get ports {Cin}]
xxxiii.
xxxiv.
               set property IOSTANDARD LVCMOS33 [get_ports {Cin}]
        ## LEDs
 XXXV.
        set property PACKAGE PIN U16 [get ports {Q[0]}]
xxxvi.
xxxvii.
              set_property IOSTANDARD LVCMOS33 [get_ports {Q[0]}]
```

```
xxxviii.
         set property PACKAGE PIN E19 [get ports {Q[1]}]
               set property IOSTANDARD LVCMOS33 [get ports {Q[1]}]
 xxxix.
         set_property PACKAGE_PIN U19 [get_ports {Q[2]}]
    χl.
   xli.
               set property IOSTANDARD LVCMOS33 [get ports {Q[2]}]
         set property PACKAGE PIN V19 [get ports {Q[3]}]
   xlii.
  xliii.
               set property IOSTANDARD LVCMOS33 [get ports {Q[3]}]
         set property PACKAGE PIN W18 [get ports {Q[4]}]
  xliv.
               set property IOSTANDARD LVCMOS33 [get ports {Q[4]}]
   xlv.
  xlvi.
         ##Buttons
  xlvii.
         set property PACKAGE PIN U18 [get ports {enable}]
               set property IOSTANDARD LVCMOS33 [get ports {enable}]
 xlviii.
```

xlix. Simulation waveform for the above test-cases



### Part 3 -

I. Screenshots of the gate-level schematics for both the adder techniques



li. Delay and area for both the adder techniques showing all the work



lii. Brief conclusion regarding the pros and cons of each of the techniques The Carry Lookahead adder is faster than the Ripple Carry adder, but at the cost of taking up more space. Furthermore, the Carry Lookahead adder will become more efficient the more inputs are added, as opposed to the Ripple Carry adder. However, the gate logic for the CLA is much more complicated than the RCA.

**Note** —> The Verilog codes and the uncommented portions of the constraint files should be copied in your lab report and the actual Verilog (.v), Constraint (.xdc) files and Bitstream (.bit) files need to be zipped and submitted as well on Canvas. You are not allowed to change your codes after final submission as the TAs may download the submitted codes or bitstream files from Canvas during checkouts. For the truth Table, K-maps minimizations and algebraic expressions, you are free to draw them on paper and then put the pictures in your lab report, but please make sure it is legible for the TAs to grade it properly.