## EE116C/CS151B Homework 8

## **Problem 1**

In this exercise, we will look at the different ways capacity affects overall performance. In general, cache access time is proportional to capacity. Assume that main memory accesses take 70 ns and that memory accesses are 36% of all instructions. The following table shows data for L1 caches attached to each of two processors, P1 and P2.

|    | L1 size | L1 miss rate | L1 hit time |
|----|---------|--------------|-------------|
| P1 | 2KB     | 8.0%         | 0.66 ns     |
| P2 | 4KB     | 6.0%         | 0.90 ns     |

What is the Average Memory Access Time for P1 and P2?

What is the AMAT for P1 with the addition of an L2 cache? Is the AMAT better or worse with the L2 cache?

## **Problem 2 (a former final problem)**

5. Why, oh why, must we do TCPI? (40 points): We are going to assess branch and cache performance on the pipelined datapath from class – we have full data forwarding. Our peak CPI is 1.0. Assume that 30% of instructions are branches, and that we have a single cycle branch hazard on this processor. Our branch predictor always guesses not taken. 50% of branches are not taken. Our processor has an instruction cache and data cache – both take a single cycle to access. The instruction cache miss rate is 10% and the data cache miss rate is 30%. The next level of the memory hierarchy is an L2 cache with a miss rate of 20% and an access time of 10 cycles, this is in addition to the L1 cache latency. Main memory has an access time of 80 cycles, this is in addition to the latency of the L1 and L2 caches. 20% of instructions are loads, and stores do not stall the processor on a cache miss. 3/5ths of loads have dependent instructions following them. Our target application executes 1,000,000 instructions. The processor clock runs at 2 GHz.

| Calculate TCPI for our target application on our processor. CPI: cycles. |                                                                                                         |                                                |                                                 |                                     |                                   |                                  |                                    |                                        |                    |  |
|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------------|-------------------------------------|-----------------------------------|----------------------------------|------------------------------------|----------------------------------------|--------------------|--|
| appl<br>gues<br>call.                                                    | pose 1/6 <sup>th</sup> of all brication also has a ss not taken. One The compiler bas to that procedure | return (i.e. a<br>approach to<br>sically takes | jr instruction<br>reducing bra<br>the instructi | n). These vanch hazard ons in the b | vill all to<br>s in suc<br>ody of | e mispro<br>h a case<br>the proc | edicted<br>is to <i>i</i><br>edure | d because<br>n-line the<br>call and re | we alwa<br>procedu |  |
| add                                                                      | \$s0, \$s0, \$t1                                                                                        |                                                | * 0. 400 - * 0.00 - 0.00                        | The Market State of the Control     | A                                 |                                  |                                    |                                        |                    |  |
| add                                                                      | Target<br>\$s0, \$s0, \$t2<br>Target                                                                    |                                                |                                                 | * .                                 |                                   | 4                                |                                    |                                        |                    |  |
| ••••                                                                     |                                                                                                         |                                                |                                                 |                                     |                                   |                                  |                                    |                                        |                    |  |
| ••••                                                                     |                                                                                                         |                                                |                                                 |                                     |                                   |                                  |                                    |                                        |                    |  |
|                                                                          |                                                                                                         |                                                |                                                 |                                     |                                   |                                  |                                    |                                        |                    |  |
| addi                                                                     | \$t3, 0 (\$s0)<br>i \$t3, \$t3, 200<br>\$t3, 0 (\$s0)<br>ra                                             |                                                |                                                 |                                     |                                   |                                  |                                    |                                        |                    |  |
| We                                                                       | would have the co                                                                                       | ode:                                           |                                                 |                                     |                                   |                                  |                                    |                                        |                    |  |
| hhe                                                                      | \$s0, \$s0, \$t1                                                                                        |                                                |                                                 |                                     |                                   |                                  |                                    |                                        |                    |  |
| lw S                                                                     | \$t3, 0 (\$s0)<br>i \$t3, \$t3, 200                                                                     |                                                |                                                 |                                     |                                   |                                  |                                    |                                        |                    |  |
|                                                                          | \$t3, 0 (\$s0)                                                                                          |                                                |                                                 |                                     |                                   |                                  |                                    |                                        |                    |  |
|                                                                          | \$s0, \$s0, \$t2                                                                                        |                                                |                                                 |                                     | 1                                 |                                  |                                    |                                        |                    |  |
|                                                                          | st3, 0 (\$s0)                                                                                           |                                                |                                                 |                                     |                                   |                                  |                                    |                                        |                    |  |
|                                                                          | i \$t3, \$t3, 200<br>\$t3, 0 (\$s0)                                                                     |                                                |                                                 |                                     |                                   | v                                |                                    | 4:                                     |                    |  |
| •••••                                                                    |                                                                                                         |                                                |                                                 |                                     |                                   |                                  |                                    |                                        |                    |  |
| ••••                                                                     |                                                                                                         |                                                |                                                 |                                     |                                   |                                  |                                    |                                        |                    |  |
| • • • • •                                                                |                                                                                                         |                                                |                                                 |                                     |                                   |                                  |                                    |                                        |                    |  |

can increase the miss rate of the instruction cache.

Suppose that we try in-lining on our processor. In order for performance to improve, the cost of increasing the instruction cache miss rate must not exceed the benefit of reducing branch hazards. Using TCPI as the CPI in the equation for Execution Time, provide at upper bound on the miss rate of the instruction cache to improve performance when using in-lining. Assume that the L2 cache's miss rate does not change.

c. The instruction cache miss rate must be <= \_\_\_\_\_