



# Reference Manual

RedCape Board Version A01

FPGA Cape board for BeagleBone with peripheral connectors and sensors



## **Table of Contents**

- 1 Introduction
  - 1.1 The RedCape
  - 1.2 Board Layout
  - 1.3 Architecture
  - 1.4 Getting Started
  - 1.5 Stand Alone
- 2 Sensors
- 3 Cyclone V
  - 3.1 Configuration Options
    - 3.1.1 Usb Blaster
    - 3.1.2 Jrunner
    - 3.1.3 Active Serial with Usb Blaster
    - 3.1.4 Active Serial with Jamplayer
  - 3.2 Debbuging
    - 3.2.1 LEDs
    - 3.2.2 Push Button
    - 3.2.3 Clock
  - 3.3 Peripherals
    - 3.3.1 JTAG
    - 3.3.2 PFC 15 (RaspBerry Pi Cam)
    - 3.3.3 Pmod
    - 3.3.4 SATA
    - 3.3.5 SDI Video
    - 3.3.6 P8 expansion port
  - 3.4 Sensors and other devices
    - 3.4.1 Sensors
    - 3.4.2 Quad Clock Generator
  - 3.5 Connection to the BeagleBone
  - 3.6 Memory
    - 3.6.1 DDR3 SDRAM Memory





### 3.6.2 NAND Flash memory

- **4** Code Examples
- **4.1** Use of I<sup>2</sup>C devices in the RedCape, accelerometer
- 4.2 PWM from Cyclone V
- 5 Appendix
  - **5.1** Connection Tables
  - 5.2 Schematics





# List of figures

| Figure 1.1  | The RedCape Elements                                          |
|-------------|---------------------------------------------------------------|
| Figure 1.2  | Block diagram of the RedCape Architecture                     |
| Figure 1.3  | RedCape Mounted on the Beaglebone                             |
| Figure 2.1  | Resistors R55 and R56 for I <sup>2</sup> C with the Cyclone V |
| Figure 2.2  | Block diagram of the I <sup>2</sup> C devices                 |
| Figure 2.3  | Result of i2cdetect command                                   |
| Figure 3.1  | USB Blaster connected to the JTAG Port in the RedCape         |
| Figure 3.2  | Dip Switch in the RedCape                                     |
| Figure 3.3  | Flash Memory Programming for Active Serial Configuration      |
| Figure 3.4  | LEDS and Buttons of the RedCape                               |
| Figure 3.5  | JTAG Connector on the RedCape                                 |
| Figure 3.6  | PFC -15 connector for Raspberry Pi Cam                        |
| Figure 3.7  | Pmod -12 Connector                                            |
| Figure 3.8  | SATA connectors in the RedCape                                |
| Figure 3.9  | SDI connectors in the RedCape                                 |
| Figure 3.10 | P8 expansion port                                             |
| Figure 3.11 | Window of the Clock Builder Desktop                           |
| Figure 3.12 | GPMC Block Diagram                                            |
| Figure 3.13 | Memories in the RedCape                                       |
| Figure 4.1  | results from i2cdetect command                                |
| Figure 4.2  | Output of demo for LIS331                                     |
| Figure 4.3  | Eclipse window with the code for the LIS331 demo              |
| Figure 4.4  | Block Diagram of PWM control example                          |
| Figure 4.5  | Pin Planner in Quartus                                        |
| Figure 4.6  | LabVIEW GUI to control the PWM signal                         |
| Figure 4.7  | Visualisation of PWM in user LEDs                             |





# **Acronyms**

EMC Electromagnetic compatibilityFPGA Field Programmable Gate ArrayGPIO General purpose input/output

GPMC General purpose memory controller

GPS Global positioning system
IMU Inertial measurement unit
I²C Inter integrated circuit
JTAG Joint Test Action Group
LED Light emitting diode
PWM Pulse with modulation

SATA Serial AT attachment

SDI Serial Digital Interface

UART Universal asynchronous receiver/transmitter

USB Universal Serial Bus

VHDL VHSIC hardware description language





## 1 - Introduction

## 1.1 - The RedCape

The BeagleBone has been designed to be able to interact with external hardware through two double female headers. The boards intended for this interface are called Capes. The RedCape , designed by our group, allows hardware to interact with the BeagleBone enabling various applications.

The RedCape has one of the newest Alteras Field Programmable Gate Array (FPGA), the Cyclone V. This FPGA can behave as a processor, as a DSP, as a memory or as many other devices, allowing the user to generate electronic designs and implement them, almost any circuit design can be implemented. In addition, the FPGA can work at high frequencies and implement parallel designs, making it a powerful tool for a wide number of applications like large data processing.

To store data the BeagleBone has the ability to use an SD card, in addition to this, theRedCape has two devices for storing extra information. TheRedCape counts with a 512Mb DDR2 SRAM memory and a 4Gb NAND Flash memory . These devices make storing data possible for later processing or just to keep a log of the sensors measurements. The amount of memory available makes image processing applications possible with high quality pictures and videos. Also the configuration of the FPGA can be stored in this devices as well, so its possible to configure the Cyclone V automatically at start up, or to have more than one configuration stored to be used latter.

The RedCape have a variety of sensors that allows it to be a solution for more applications. The list of sensors is:

- 3Axis Accelerometer (LIS331)
- 3 Axis Gyroscope (L3GD20)





- Integrated IMU (MPU6000)
- Differential Pressure Sensor(MS5611)
- 3D Magnetometer (HMC5883)

# 1.2 - Board Layout

The next images show the components in the RedCape:





Figure 1.1 – The RedCape Elements





### 1.2 - Architecture

The next block diagram shows the Architecture of the RedCape and its interconnections



Figure 1.2 – Block diagram of the RedCape Architecture





## 1.3 - Getting Started

The RedCape is a "cape" (expansion board) designed for the BealgeBone. It can be used independently but the design is made for working mainly with the BeagleBone. To use the RedCape first is important to set up the BeagleBone.

If a BeagleBone White is being used, then we only require to have a working Linux system. For this manual the operative system to which will be referred to is Angstrom. Angstrom is Linux distribution which is the default distribution for BeagleBone. Other Linux distributions can be used and should require minimum changes in the steps mentioned here. To obtain a Linux working operative system and understand more about the BeagleBone we recommend using the beagleboard.org documentation, which can be found at: <a href="http://www.beagleboard.org/getting-started">http://www.beagleboard.org/getting-started</a>

If a BeagleBone black is used, then is required to boot from SD card instead of the eMMC. This is because some of the lines used by the eMMC are also used by the RedCape, and it will not me possible to boot into an operative system installed in the eMMC with the RedCape connected. To obtain a booteable system from the SD card in BeagleBone Black, follow the next instructions: -http://www.elinux.org/Beagleboard:Updating The Software#Image For Booting From microSD

Once the operative system is loaded in the SD card, plug the RedCape on top of the BeagleBone, the result will look like in the image 1. Then proceed to plug the power in the BeagleBone and it should boot normally. At this point the RedCape will not power up, this is because it uses a Power Enable signal to activate the internal voltage regulators in the board.

NOTE: to use the RedCape its required to power the BeagleBone from the 5V connector, only using the USB connection is not enough current to power the RedCape.







Figure 1.3 – RedCape Mounted on the Beaglebone

Once the BeagleBone is running and with the RedCape plugged in, connect into the Beaglebone and start by cloning the GIT repository. For this manual we will clone it in the home repository of the BeagleBone, but this is optional (if the route of the cloning is different than /home/root, some of the scripts will have to be modified or they won't work). To clone the GIT repository:

root@beaglebone:~# git clone https://github.com/BartGarciaNathan/RedCape\_VA0

After that we need to run the script turnON\_RCA1.sh . This will activate the output in GPIO1\_16, setting it to 3.3 V and enabling the output of the power supplies in the board. To do this :

root@beaglebone:~# ./turnON RCA1.sh

If we want to turn off the RedCape we can use the script turnOFF\_RCA1.sh in the same way we used the turnON one. This way you can reset the RedCape at any moment, but bare in mind that by doing this the Cyclone V will lose its configuration and it will have to be reconfigured after power up.

If we want to have an automatic power up of the RedCape after a BeagleBone start up, then we need to use the Automatic\_PowerOn.sh script. The script will use Cron to start the RedCape at every start up of the BeagleBone. For this just do:

root@beaglebone:~# ./ Automatic PowerOn.sh

Note: After this, each time the BeagleBone starts it the GPIO1\_16 will be set as an output and will be set to High, the device tree of the RedCape will be loaded as well.





# 2 - Sensors and I<sup>2</sup>C devices

The RedCape have a variety of sensors which can be accessed by the I<sup>2</sup>C lines. This lines can be controlled from the BeagleBone processor in the I<sup>2</sup>C bus 2, which can be found in pins 19 and 20 of the P1 connector on the RedCape. It is possible to access this lines from the Cyclone V FPGA as well, so the sensors can be read and controlled directly from the Cyclone V.

Note: By default, the Cyclone V is NOT connected to the  $I^2C$  lines, but it can be connected by adding 2 resistors of 0R, in the space for R54 and R53 (bottom of the RedCape). By doing this the

I<sup>2</sup>C lines will be connected to the Pins:



Figure 2.1 – Resistors R55 and R56 for I<sup>2</sup>C with the Cyclone V





The available sensors in the RedCape are:

- 3 Axis Accelerometer (LIS331)
- 3 Axis Gyroscope (L3GD20)
- Integrated IMU (MPU6000)
- Differential Pressure Sensor(MS5611)
- 3D Magnetometer (HMC5883)

All the sensors are connected in parallel and each one has a different I<sup>2</sup>C address, so its possible to specify to which sensor the processor is talking to by using this address. In Figure 2.2 its possible to see the addresses of all the sensors and other I<sup>2</sup>C devices in the RedCape:



Figure 2.2 – Block diagram of the I<sup>2</sup>C devices

An easy way to see the sensors from the Linux environment is to use the i2c-tools. We have to read the devices in the bus 2, in which all the sensors are connected. It's possible to connect more I<sup>2</sup>C devices to the RedCape, as long as they have Addresses that are not yet used by other device. Using the i2cdetect should look like this:





Figure 2.3 – Result of i2cdetect command

From the BeagleBone processor it possible to communicate with the sensors from many different programming languages. A simple library for each sensor has been created, just to initialize and read the raw values of the sensors. The libraries are in C and can be called from other programs. An example of how to use the libraries can be found. For more complex interactions with the sensors is optimal to read the devices data sheets and write the necessary programs.





# 3 - Cyclone V

An FPGA its an electronic device in which any digital circuit can be implemented. The FPGA is a set of arrays of millions of logic programmable cells. One of is main advantages is that different circuits can be implemented in parallel, allowing for a faster processing. Using the FPGA its possible to implement faster algorithms than in the ARM processor.

The RedCape has an Altera's Cyclone V FPGA as main processing unit. The majority of the components of the RedCape are designed to interact with the Cyclone V, adding with this many possibilities to an already powerful device.

The connections for the Cyclone V to the rest of the board will be divided into Configuration Options, Debugging, Peripherals, Sensors and other devices, Connection to the BeagleBone and Memory.

## 3.1 - Configuration Options

The Cyclone V FPGA in the RedCape needs to configuration to be used. An FPGA requires a hardware design to be configure in it to work. There are different hardware descriptive languages that can be used to implement this. The software that this guide will use as a Reference is the Altera Quartus software. This software can be used for free or bought to obtain full functionalities. Other software can be used as well to configure the Cyclone V and to edit hardware descriptive code. To explain the full functionality and use of Quartus is out of the scope of this Manual, but full documentation and examples can be found in the Altera website.

The Cyclone V in the RedCape can be configured in different ways, allowing by this more functionalities and using the full advantages of an embedded system with an FPGA.





#### 3.1.1 - USB Blaster

The USB Blaster is an external hardware to communicate from a Host PC to the Cyclone V. There are different manufacturers for this device, like Altera and Terasic, and the price is around 40£. Using the USB Blaster allows to debug hardware description code in the FPGA. Using the Quartus software from Altera, and applying the SignalTap II feature its possible to display any program variable in real time.

To use the USB Blaster, connect it in the P5 connector, making sure that the red line in the cable is in the pin labelled as 1 in the P5. Enter Altera Quartus, select Tools  $\rightarrow$  programmer and configure the FPGA.



Figure 3.1 – USB Blaster connected to the JTAG Port in the RedCape

#### 3.1.1 - Jrunner

One of the possibilities for configuring the Altera Cyclone V FPGA in the RedCape, is to use Jrunner. Jrunner is a C program that runs in the BeagleBone processor and uses four lines to communicate with the JTAG interface in the Cyclone V. Jrunner is a software designed by Altera, and the original source code can be find at:

https://www.altera.com/download/legacy/jrunner/dnl-jrunner.html

This version is based on that code but modified to work in the BeagleBone Black and to use the correct pin assignments for the Cyclone V in the RedCape. The source code used for this can be obtained in the /src directory of the Jrunner folder.

To use Jrunner

#### Step 1 – Obtain Configuring files

Jrunner allows the user to configure the FPGA since the embedded processor, but to do this its necessary to have a working project configuration for the FPGA. The project must be saved as an





Raw Binary File(RBF) file to be sent to the FPGA. To obtain the RBF file its possible to use Altera Quartus. From the Quartus main window, with the selected project open, follow the next steps:

File  $\rightarrow$  Convert programming Files

In the Convert programming File window, select the next

Programming file type: Raw Binary File (RBF)

Mode: 1 bit passive serial

Enter the desired output file name. In desired Files to convert, follow the next steps:

Select: SOF DATA and Add File (Here its necessary to select the .sof file of the compiled project, its usually in the /output\_files directory)

Then just click Generate, the RBF file should be ready.

Now we need to obtain an .cdf file that will tell Jrunner some information about the FPGA and the RBF. The easiest way to do this is to open the "cog\_profiler.cdf" file and modify the name file accordingly. The file contains the next text:

/\* Quartus II Version 9.1 Build 350 03/24/2010 Service Pack 2 SJ Full Version \*/

JedecChain;

FileRevision(JESD32A);

DefaultMfr(6E);

P ActionCode(Cfg)

Device PartName(5CGXFC3B6U19) Path("") File("file.rbf") MfrSpec(OpMask(1));

ChainEnd;

AlteraBegin;

It is necessary to modify the File value, so change "file.rbf" for the name given to the RBF in the Altera Convert Programming File. Its maybe simpler to have a .cdf file for each RBF file, so its a good idea to save the .cdf file with the same name as the .rbf file to which is pointing.

NOTE: The RBF file must have its name all in caps, both in the directory and in the reference to it in the .cdf file.

Once all this files are ready, its necessary to put all of them (.rbf, .cdf, jrunner) together in the same directory.



ChainType(JTAG);

AlteraEnd;



#### **Step 2 – Setting the DipSwitch**

Set the correct mode in the DipSwitch. The connection of the BeagleBone processor to the FPGA for the JTAG configuration is controlled by a 4-bit bidirectional translator, so it needed to activate the desired mode. For this, the bit 4 of the DipSwitch (SW1) in the RedCape is used. If the bit is OFF then the communication is possible. So ensure to set this bit to OFF before using the Jrunner. If the bit is set to ON then the jrunner will show a "JTAG chain broken!" Error.



*Figure 3.2 – Dip Switch in the RedCape* 

#### Step 3 - Calling jrunner from command line.

After obtaining the files from the Github Repository, its necessary to give the right permissions to the jrunner file. To do so:

root@beaglebone:~/Jrunner# chmod +x jrunner

With the right permissions now we can execute the file. So the usage for configuring the Cyclone V FPGA is :

root@beaglebone:~/Jrunner# ./jrunner redcapea0\_demo.cdf

To configure the demo project. To use it for another project just type the name of the .cdf file needed.

#### 3.1.3 - Active Serial with USB Blaster

One of the options to configure the Cyclone V is Active serial configuration in which the Cyclone





V will be the master and ask for the configuration data to a flash memory. The RedCape has a Serial NOR Flash Memory of 64 Mb (N25Q064) available for this. So at power up, the Cyclone V will ask for the configuration to the flash memory, starting to configure the device intermediately after start up. This is a good procedure if one configuration is desired to be used repeatedly.

For active serial configuration is necessary to add the project data to the Flash memory so it can give the data to the Cyclone V later on. On the RedCape there is no direct link to the Flash memory, the only connection to it is with the Cyclone V. It is for this, that we will use the Cyclone V as a bridge to pass the communication from the USB Blaster to the Flash memory.



Figure 3.3 – Block Diagram of Flash Memory Programming for Active Serial Configuration

To pass the configuration data to the Flash memory:

#### Step 1 – Convert .SOF file to . JIC.

File → Convert programming Files

In the Convert programming File window, select the next Programming file type: JTAG indirect configuration file (JIC)

Mode: active serial

Configuration Device : EPCQ64 Advance → Disable Id Check

Enter the desired output file name. In desired Files to convert, follow the next steps:

Select Flash Loader : Add Device → Cyclone V - 5CGXFC3B6

Select: SOF DATA and Add File ( Here its necessary to select the .sof file of the compiled project,

its usually in the /output\_files directory)

Then just click Generate, the JIC file should be ready.





#### **Step 2 - Setting the Dip Switch**

Set the correct mode in the Dip Switch. To enable Active Serial configuration the bit 1 of the Dip Switch (SW1) should be on ON and the bit 2 should be on OFF. The state of the other two bits make no difference for active serial configuration.

#### **Step 3 – Program the Flash memory**

Connect the USB Blaster like for the USB Blaster configuration example.

Open Tools → Programmer, and click on Add File, add the .jic file and select both program and configure. Start the process.

After this, the Flash memory should have the necessary data to configure the Cyclone V. Ensure the Dip switch is still in the right values for Active serial configuration and turn off and on the RedCape.

```
root@beaglebone:~# ./turnOFF_RCA1.sh
root@beaglebone:~# ./turnON_RCA1.sh
```

The Cyclone V should configure itself intermediately after power on

#### 3.1.4 - Active Serial with Jam player

Other option to use active serial configuration is to use a software called Jam player. This software is able to save the configuration data into the Flash memory , using the Cyclone V as a bridge, from the BeagleBone processor. By using this modality, it is not necessary to use an USB Blaster. To do this, follow the next steps :

#### Step 1 – Obtain a JIC File

Like in the steps for Active serial with USB Blaster, we need to obtain a JIC file, so follow that step.

#### Step 2- Obtain a .JAM file

Tools → Programmer and click on Add File, add the .jic file.

File  $\rightarrow$  Create JAM

Save the Jam file and move it to the JamPlayer directory in the BeagleBone

#### Step 3 – Use Jamplayer

In the BeagleBone enter the jamplayer directory:

root@beaglebone:~/# cd jamplayer/

Use the set script to add the needed configuration to the GPIO pins required





root@beaglebone:~/jamplayer/# ./set.sh

Configure and Program the Flash player

root@beaglebone:~/jamplayer/# ./jp -aconfigure X.jam && ./jp -aprogram X.jam

Modify the "X.jam" for the actual name of your jam file. The process will take arround 2 minutes and then the Flash memory will be programmed.

.

Note: Remember to have the DipSwitch set for Active serial Communication as seen in the Active Serial Communication with USB Blaster Steps.

## 3.2 - Debugging

For easier debugging and visualisation of the state of the Cyclone V in the RedCape, there are 5 LEDs controlled by the Cyclone V and 4 Push Button that as inputs.

#### 3.2.1 - LEDS

There are 5 available LEDs in the RedCape for the Cyclone V, from this 4 are for user configuration and 1 is for visualisation of the state of the FPGA. The Config FPGA LED (D7) is a yellow LED that will be active only when the Cyclone V has been configured, the rest of the time the LED will be off. This LED can not be directly controlled by the user.

User LEDs

The RedCape have 4 user LEDs, which are connected to outputs of the Cyclone V. The LEDs are connected in inverted logic, meaning that when the output in the Cyclone V is in low, the LED will be turned on, and vice versa. The connections for the user LEDs [0-3] to the Cyclone V are as follow:

| User LED | Cyclone V Pin |
|----------|---------------|
| 0        | Т9            |
| 1        | P7            |
| 2        | T7            |
| 3        | Т8            |





#### 3.2.2 - Push Button

The RedCape have 4 push buttons as inputs for the Cyclone V. The buttons are in negated logic, meaning that when the button is not pushed, the Cyclone V will read a digital HIGH and when the button is pushed the reading will be a digital LOW. The connections of the buttons are as follow:

| Push Button | Cyclone V Pin |
|-------------|---------------|
| S1          | T20           |
| S2          | T19           |
| S3          | R22           |
| S4          | T22           |



*Figure 3.4 – LEDS and Buttons of the RedCape* 

#### 3.2.3 - Clock

The RedCape has a 25MHz oscillator that can be used as a clock input in the FPGA for any synchronous activity. The oscillator is connected to the Pin H10 and its directly power, so there is no need to activate it. If more clocks are desired or of different frequencies, read the section of the Quad Clock Generator in the Sensors and Other Devices section.

## 3.3 - Peripherals

The RedCape have connectors designated for special peripherals, this connections are made to the Cyclone V general input/output pins. This mean that the connections can be used for the designed peripherals or for any other application or boards developed by the user. In this section we described the connectors available, the peripherals for which they were designed, and the schematics of the connector so the user can use it for a different application if needed.





Note: The connectors do not have any EMC protection, so its important that the user be careful when making connections.

#### 3 3 1 - JTAG connector

The JTAG connector is the P5 in the RedCape, its a 10 pin connector and its designed to be used with the USB Blaster. This connector allows the external hardware to communicate to the signals TDO, TMS, TCK, TDI from the Cyclone V. This pins are not general input /output pins, so they can not be used for another connection with the Cyclone V, just for configuring with the JTAG interface.



*Figure 3.5 – JTAG Connector on the RedCape* 

#### 3.3.2 - PFC -15 Connector (RaspberryPi cam)

This connector is for a 15-way ribbon cable. It is commonly used for the RaspberryPi camera module, but it also has other applications. In the RedCape this connector is labelled as P4, on the top side of the board.

Its possible to connect a Raspberry Cam and obtain the data to the Cyclone V, providing this way the possibility of parallel process of the image data. The camera sensor can be controlled with I<sup>2</sup>C commands, and it is connected to the I<sup>2</sup>C lines of the BeagleBone processor. The connections for this connector are as follow:





| PFC – 15 Connector | Cyclone V Ball | External              |
|--------------------|----------------|-----------------------|
| 1                  | ·              | GND                   |
| 2                  | AA1            |                       |
| 3                  | AA2            |                       |
| 4                  |                | GND                   |
| 5                  | W1             |                       |
| 6                  | W2             |                       |
| 7                  |                | GND                   |
| 8                  | R1             |                       |
| 9                  | R2             |                       |
| 10                 |                | GND                   |
| 11                 |                |                       |
| 12                 |                |                       |
| 13                 |                | I <sup>2</sup> C2 SCL |
| 14                 |                | I <sup>2</sup> C2 SDA |
| 15                 |                | VCC (3.3V)            |

Table of connections in connector PFC -15 (P4)



Figure 3.6 – PFC -15 connector for Raspberry Pi Cam

Note: The pins used in the Cyclone V for this connector are the same that are used for SATA 0, SATA 1 and SDI. So it is not possible to use this connector as the same time as any of those others.

#### 3.3.3 - Pmods

Pmods are a interface specification by Diligent , used to connect low frequency, low I/O pin count peripheral modules to host controller boards. In this case , the RedCape is the host controller board ,and the connections in the Pmod are a bridge to the Cyclone V general input output/pins. There are six pins and twelve pins versions of this connectors, and the RedCape has them both. The





6 pin connector is in P3, right under the SATA connector, and the twelve pin connector is in P7.



Figure 3.7 – Pmod -12 Connector

There is a wide range of possible peripheral boards available for this connectors, made from Diligent company. This boards have functionalities like: Capacitive I/O, Stereo Power Amplifier, GPS Receiver, OLED Graphic Display, Bluetooth Interface, USB to UART interface, just to name a few. All this peripherals can be connected to the Cyclone V using this connectors. The Diligent web page provide a lot of VHDL code for its applications, so its possible to communicate with the peripheral boards using the Diligent IP blocks in the Cyclone V. For more information on this peripheral boards check: <a href="http://www.digilentinc.com/Products/">http://www.digilentinc.com/Products/</a>

In this connectors is also possible to connect any board designed by the user. To do this, its necessary to know how the connections are made. Please refer to the Schematics of the RedCape in the Appendixes and use the next connection table.





| Pmod -12 | Cyclone V Ball | External   |
|----------|----------------|------------|
| 1        | T17            |            |
| 2        | T18            |            |
| 3        | R16            |            |
| 4        | R17            |            |
| 5        |                | GND        |
| 6        |                | VCC (3.3V) |
| 7        | R20            |            |
| 8        | R19            |            |
| 9        | R21            |            |
| 10       | P19            |            |
| 11       |                | GND        |
| 12       |                | VCC (3.3V) |

| Pmod -6 (P3) | Cyclone V Ball | External   |
|--------------|----------------|------------|
| 1            | E20            |            |
| 2            | F20            |            |
| 3            | H20            |            |
| 4            | H19            |            |
| 5            |                | GND        |
| 6            |                | VCC (3.3V) |

#### 3.3.4 - SATA connectors

The RedCape has two SATA connectors (P2 and P6) that can be used to connect an Hard Drive (or other device using SATA connectors) to the Cyclone V in the RedCape. SATA interface is used to connect mass storage devices such as optical drives and hard disks. The SATA connectors in the RedCape are a bridge to the general input/output pins of the Cyclone V. To connect a mass storage device is necessary to generate the interface protocol design for the Cyclone V.







Figure 3.8 – SATA connectors in the RedCape

To make the connections of the Cyclone V to the SATA interface use the next table.

| SATA_0 | Cyclone V Ball | External |
|--------|----------------|----------|
| 1      |                | GND      |
| 2      | Y4             |          |
| 3      | Y3             |          |
| 4      |                | GND      |
| 5      | AA2            |          |
| 6      | AA1            |          |
| 7      |                | GND      |
| 8      |                | CH_GND   |

| SATA_1 | Cyclone V Ball | External |
|--------|----------------|----------|
| 1      |                | GND      |
| 2      | U2             |          |
| 3      | U1             |          |
| 4      |                | GND      |
| 5      | W2             |          |
| 6      | W1             |          |
| 7      |                | GND      |
| 8      |                | CH_GND   |

#### 3.3.5 - SDI Video

The RedCape has the ability to process Serial Digital Interface Video (SDI). This type of video





interface uses BNC connectors. There are two connections of SDI video in the RedCape (J2 and J3), which can be used one as an input connection and the other as an output, providing the ability to process digital video en real time. For this function, the RedCape uses an SDI Cable Equalizer (LMH0384SQ) for the SDI video input and a SDI Cable Driver (LMH0303Q) for the output.

When the SDI video input is activated, the LED D2 powers up. Both SDI drivers are connected to the FPGA, so the video data can enter and be processed by the Cyclone V. It is possible to control the output cable driver by the I<sup>2</sup>C lines as well, either from the BeagleBone processor or from the Cyclone V. To interact with SDI video please refer to the schematics and the datasheets of the drivers.



Figure 3.9 - SDI connectors in the RedCape

#### 3.3.6 - P8 expansion port

To use the rest of the general input/output pins of the Cyclone V, its possible to use the port P8. Port P8 is connected to 42 general input/output pins, and it can be used b many applications. This pins have an input and output voltage logic of 3.3 V. To see the connections of P8 to the Cyclone V Balls, please refer to the tables of connections in the Appendix.

Note: The connection does not have any EMC protection, so its important that the user be careful when making connections.







Figure 3.10 – P8 expansion port

#### 3.4 - Sensors and Other devices

#### 3.4.1 - Sensors

The RedCape has a variety of sensors to use, this sensors are connected to the I<sup>2</sup>C bus and can be controlled from the Cyclone V. For this make sure you solder the required resistors, for more info in this check the Sensors Section.

To control and communicate with the sensors via the I<sup>2</sup>C is necessary to generate an I<sup>2</sup>C protocol driver in the Cyclone V. It is possible to use the I<sup>2</sup>C IP by Altera in Opencores for free. Also its possible to design your own I<sup>2</sup>C controller. The Cyclone V can be used as a Slave or as a Master, depending on the configuration. As a Master it can control and read the sensors, as Slave it can communicate with the BeagleBone by I<sup>2</sup>C.

#### 3.4.2 - Quad Clock Generator

The RedCape has a Si5330 Integrated circuit, which is capable of generating up to 4 differential clock outputs, where each one is independently programmable to any frequency up to 350 MHz. Using this device its possible to have as inputs for the Cyclone V clocks of different frequencies.

To use the Quad Clock Generator, use the next table for pin connections.





| Quad Clock Gen | Cyclone V Ball | External       |
|----------------|----------------|----------------|
| CLK0A          | V4             |                |
| CLK0B          | U4             |                |
| CLK1A          | L17            |                |
| CLK2A          | R10            |                |
| CLK3A          |                | Feedback clock |
| CLKIN          | T12            |                |

The Quad Clock Generator can also be communicated from the I<sup>2</sup>C interface. To control it, its necessary to modify the values of its registers. The amount of registers in this device is big, making by hand configuration complicated. Its for this that the Company created an application called Clock Builder Desktop. This application (Made for Windows) allows the user to configure the desired behaviour of the Quad Clock generator and obtain a C header with all the values of the registers.



Figure 3.11 – Window of the Clock Builder Desktop

To use the Quad Clock Generator download the Clock Builder Desktop from  $\frac{\text{http://www.silabs.com/products/clocksoscillators/clock-generator/Pages/clockbuilder-desktop.aspx}{\text{Install, open and follow the instructions until the desired behaviour of the clocks is ready.} Then select Options <math>\rightarrow$  Save as C code header file .

Save the file with the name register\_map.h . Enter the directory /Sensors\_and\_Drivers/SI5338\_conf/ and substitute the old file for the file that had been just generated by the Clock Builder Desktop. Compile clock\_conf.c and run it. The Quad Clock





Generator should be now working. If you have any doubts read the data sheet for the SI5338 and read the comments on clock conf.c.

## 3.5 - Connection to the BeagleBone

To interact all the possibilities of the BeagleBone ARM processor with the Cyclone V in the RedCape, it's necessary to have a good communication protocol between this two. The protocol in use in the RedCape is the General Purpose Memory Controller (GPMC).

The GPMC is a unified memory controller dedicated to interfacing with external memory devices. In this case, we will configure the Cyclone V in such a way that it will behave as a memory device. The GPMC is a module inside the BeagleBone processor, and we need to call it so we can move data fast and without putting to much load into the processor.

To use the GPMC from the BeagleBone processor, its necessary to configure it. Each chip-select behaves independently and its programmable in it's control signal parameters. In the RedCape, the proposed schema requires the Cyclone V to behave as a NOR Flash-like memory. The chip-select used for this is can be the CS 5 or the CS 6, both are connected to the Cyclone V.



Figure 3.12 – GPMC Block Diagram





For more information on the GPMC read the data sheet for the BeagleBone processor (AM335x), use the table of connections for the GPMC in the Appendixes and follow the Demo of PWM in the Cyclone V controlled by network.

Note: To be able to use the GPMC assure that the RedCape Device Tree has been loaded. It it is not loaded the signals will not get to the correct pins and the GPMC communications will not work.

## 3.6 - Memory

If more memory space is required, the RedCape has two devices to store extra data. The RedCape has a DDR3 SDRAM memory and an NAND Flash memory.

#### 3.6.1 - DDR3 SDRAM memory

There is a 512 Mb DDR3 SDRAM memory in the RedCape, to which is possible to access from the Cyclone V. To do this the best option is to use one of Alteras IP. Using the Megawizard feature, its possible to generate and IP for controlling a DDR3 memory. To implement this use the table in Appendixes for connections between the Cyclone V and the DDR3.

#### 3.6.2 - NAND Flash memory

There is a 4Gb NAND Flash memory in the RedCape. It is possible to communicate with the NAND memory using the GPMC Bus. As seen before (in the Connection to the BeagleBone section), in this bus is also the Cyclone V and the BeagleBone processor. Using the GPMC module in the BeagleBone processor is possible to access the information in the NAND memory, even to save here an Operative System and boot the BeagleBone from it.

It is possible to implement a Memory controller for the NAND memory from the Cyclone V. For this is possible to buy or design the controller. Use the connection table in the Appendixes to implement the communication with the NAND memory. The chip-select for the NAND memory is the CS0







Figure 3.13 – Memories in the RedCape





# 4 - Code Examples

### 4.1 - Use of the I<sup>2</sup>C devices in the RedCape, accelerometer

The I<sup>2</sup>C bus in the RedCape provides an interface between the Cyclone V or the Am335x processor in the BeagleBone and any I<sup>2</sup>C compatible device. It is possible to connect an external I<sup>2</sup>C device to the RedCape, for this use the next Pins in connector P1 (See *Figure 1.1*)

| Pin in P1 | Functionality |
|-----------|---------------|
| 19        | SCL           |
| 20        | SDA           |

The bus in operation for the AM335x is the Bus  $I2C_2$ . To use other  $I^2C$  bus in the BeagleBone refer to the BeagleBone Reference Manual . The selected bus already have pull up resistors to 3.3 V, if a lot of external  $I^2C$  devices are going to be connected, add extra pull up resistors.

For this example we will use one of the I²C compatible sensors in the RedCape , specifically we will use the 3 axis accelerometer ( LIS331). The MEMS accelerometer is in the top side of the RedCape, connected to I²C\_2 bus, and it has the address 0x0018. To use this sensor we need to modify some of the values in its registers, so it changes from a sleep state to an active state. For more information in the use of this device refer to the data sheet :

http://www.st.com/web/en/resource/technical/document/datasheet/CD00213470.pdf.

For this example we will use the code in the /Demo directory , inside the Git Hub repository. So from the BeagleBone start by checking that the sensor is connected and powered up. For this use the i2cdetect tool :

root@beaglebone:~# i2cdetect -y -r 1





It should look like this:

Figure 4.1 – results from i2cdetect command

Since we can see the address 0x0018 recognized then the sensor is connected and powered up. The next step is to run the C program to see the raw values. For this, enter the /Demo directory, then the /LIS331 and run demo\_lis331. From the command line it should be like this:

```
root@beaglebone:~# cd DEMO
root@beaglebone:~/DEMO# cd sensors
root@beaglebone:~/DEMO/sensors# ./lis331 drv
```

Then it should be visible the output of the sensor. This are the raw values of acceleration given by the sensor. The output should look like this:

```
root@beaglebone:~# cd DEMO/
root@beaglebone:~/DEMO# cd sensors/
root@beaglebone:~/DEMO/sensors# ./lis331_drv
Initialise hardware
The value of the acceleration vector is :
The value of the acceleration vector is :
                                                      416 Y,
                                              256
                                                      352
                                              304 X, 432
The value of the acceleration vector is
                                              256
The value of the acceleration vector is
                                                      368
                                              192
                                                      352
The value of
              the acceleration vector
                                         is
The value of
              the acceleration vector
                                         is
                                              304
                                                      400
                                               256
              the acceleration vector
                                                      384
The value of
                                         is
The value of
              the acceleration vector
                                               288
                                                      400
                                         is
                                              272
288
The value of
              the acceleration vector
                                         is
                                                      336
                                                              416
The value of
              the acceleration vector
                                                      432
                                         is
The value of the acceleration vector
                                              320
                                                      512
```

Figure 4.2 – Output of demo for LIS331

For modifying the code and obtaining the functionality required from the sensor, enter the /src directory and modify the C code. For doing this we recommend using a cross compilation from a





Host PC. For this manual we will use a Linux distribution Host Pc running Ubuntu 12.10 and Eclipse for C programming and compilation. For the cross compilation is necessary to obtain the gcc compiler for the BeagleBone processor. For more information about cross compilation refer to the BeagleBone Reference Manual. The code can also be modified and compiled from the BeagleBone environment itself.



Figure 4.3 – Eclipse window with the code for the LIS331 example\_

## 4.2 - PWM from Cyclone V

In this example we will use the Cyclone V to generate a PWM signal to control a servo motor. The servo motor will be the SAVOX SC- 1258TG Digital Servo. The operation frequency of the PWM for this servo motor is of 50 Hz. To control the PWM output of the Cyclone V, and by that the position fo the servo motor, we will use a GUI in the Host PC and send the data trough TCP/IP l. The GUI for this will be created in Labview.

The work flow is as follows: TheLabview GUI sends the desired data over TCP/IP of the desired position on the servomotor. The BeagleBone receives this data trough its Ethernet controller and sends it to the BeagleBone processor. The processor will obtain this data and send the correct instrucctions to the Cyclone V through the GPMC bus. The Cyclone V will obtain this instrucctions and modify its PWM generation module acordingly. The output of the PWM will be sent to the servo motor, controlling its position.







Figure 4.4 – Block Diagram of PWM control example

To use this example enter the /DEMO directory, then /PWM . From this point the first thing we need to do is to configure the Cyclone V with the pwm\_c5 project. For this run jrunner and select the pwm\_c5 configuration. That can be done as follows.

root@beaglebone:~# cd DEMO root@beaglebone:~/DEMO# cd PWM root@beaglebone:~/DEMO/PWM# ./jrunner pwm c5.cdf

The PWM outputs are set to 3 of the user LEDs by the moment, in order to have a visible display of the PWM working. If it is desired to connect to a servomotor to control it, then it is compulsory to change the GPIO to which the outputs are connected. To do this, inside quartus with the proyect open, select Assignments -> Pin Planner. In Pin planner look for the values of pwm to pwm2 and modified them to the desired ones. Use the table "Connectors of FPGA and P8" to know which Ball to use.







Figure 4.5 – Pin Planner in Quartus

After the Cyclone V has been configured, then we need to run the C server.

root@beaglebone:~/DEMO/PWM# ./BBB pwm -debug

The C server will start by initialize everything it needs, then it will read the device ID from the FPGA. This is a code that we have asigned to the Cyclone V when we configured the pwm\_c5 project. If there are no errors ins our set up, then the C code will start sending the values of 50% PWM to each output, until it gets a new set of values from the TCP/IP connection.

Note: This interaction between the C server running on the BeagleBone processor and the Cyclone V, requires that the GPMC is working, so unsure that the device tree for the RedCape has been loaded.

The next step is to run the LabVIEW application in a Host Computer. The Host Computer has to be connected to the same network as the BeagleBone, or to have the required priviledges to access the BeagleBone Ip. To know the IP of the BeagleBone use the command ipconfig.

Note: The LabVIEW executable requieres the LabVIEW Run-Time Engine 2009 SP1 or compatible. If requiered, it can be downloaded from the National Instruments web page: <a href="http://www.ni.com/download/labview-run-time-engine-2009-sp1/1600/en/">http://www.ni.com/download/labview-run-time-engine-2009-sp1/1600/en/</a>

Once the LabVIEW program is excecuted, enter the right IP and click on Connect. The button will chance color to green and will say Connected . Then you can move the values of each PWM signal by moving the respecting Knowbs. It is also possible to enter the value manually to modify the PWM.







Figure 4.6 – LabVIEW GUI to control the PWM Signal\_



Figure 4.7 – Visualisation of PWM in user LEDs





# **5 – Appendix**

## 5.1 - Connection Tables

**Table: FPGA-SATA Interconnections** 

| SATA_0 | Cyclone V Ball | External |
|--------|----------------|----------|
| 1      |                | GND      |
| 2      | Y4             |          |
| 3      | Y3             |          |
| 4      |                | GND      |
| 5      | AA2            |          |
| 6      | AA1            |          |
| 7      |                | GND      |
| 8      |                | CH_GND   |

| SATA_1 | Cyclone V Ball | External |
|--------|----------------|----------|
| 1      |                | GND      |
| 2      | U2             |          |
| 3      | U1             |          |
| 4      |                | GND      |
| 5      | W2             |          |
| 6      | W1             |          |
| 7      |                | GND      |
| 8      |                | CH_GND   |





**Table: FPGA-Quad Clock Gen Interconnections** 

| Quad Clock Gen | Cyclone V Ball | External       |
|----------------|----------------|----------------|
| CLK0A          | V4             |                |
| CLK0B          | U4             |                |
| CLK1A          | L17            |                |
| CLK2A          | R10            |                |
| CLK3A          |                | Feedback clock |
| CLKIN          | T12            |                |

## Table: FPGA-PFC(Raspberry Pi Cam) Interconnections

| PFC – 15 Connector | Cyclone V Ball | External              |
|--------------------|----------------|-----------------------|
| 1                  |                | GND                   |
| 2                  | AA1            |                       |
| 3                  | AA2            |                       |
| 4                  |                | GND                   |
| 5                  | W1             |                       |
| 6                  | W2             |                       |
| 7                  |                | GND                   |
| 8                  | R1             |                       |
| 9                  | R2             |                       |
| 10                 |                | GND                   |
| 11                 |                |                       |
| 12                 |                |                       |
| 13                 |                | I <sup>2</sup> C2 SCL |
| 14                 |                | I <sup>2</sup> C2 SDA |
| 15                 |                | VCC (3.3V)            |





**Table: FPGA-Pmods Interconnections** 

| Pmod -12 (P7) | Cyclone V Ball | External   |
|---------------|----------------|------------|
| 1             | T17            |            |
| 2             | T18            |            |
| 3             | R16            |            |
| 4             | R17            |            |
| 5             |                | GND        |
| 6             |                | VCC (3.3V) |
| 7             | R20            |            |
| 8             | R19            |            |
| 9             | R21            |            |
| 10            | P19            |            |
| 11            |                | GND        |
| 12            |                | VCC (3.3V) |

| Pmod -6 (P3) | Cyclone V Ball | External   |
|--------------|----------------|------------|
| 1            | E20            |            |
| 2            | F20            |            |
| 3            | H20            |            |
| 4            | H19            |            |
| 5            |                | GND        |
| 6            |                | VCC (3.3V) |





### Table 3 GPMC - FPGA I/O Interconnections

|               |     | BeagleBone Black |         |           |      |
|---------------|-----|------------------|---------|-----------|------|
| FPGA          |     | BBB F            | leaders | CPU       |      |
| NAME          | PIN | P8               | P9      | NAME      | BALL |
| GPMC_D0       | Y9  | 25               | -       | MMC1_DAT0 | U7   |
| GPMC_D1       | W13 | 24               | -       | MMC1_DAT1 | V7   |
| GPMC_D2       | W22 | 5                | -       | MMC1_DAT2 | R8   |
| GPMC_D3       | W21 | 6                | -       | MMC1_DAT3 | Т8   |
| GPMC_D4       | W12 | 23               | -       | MMC1_DAT4 | U8   |
| GPMC_D5       | U16 | 22               | -       | MMC1_DAT5 | V8   |
| GPMC_D6       | V13 | 3                | -       | MMC1_DAT6 | R9   |
| GPMC_D7       | U17 | 4                | -       | MMC1_DAT7 | Т9   |
| GPMC_D8       | V15 | 19               | -       | EHRPWM2A  | U10  |
| GPMC_D9       | Y19 | 13               | -       | EHRPWM2B  | T10  |
| GPMC_D10      | Y17 | 14               | -       | GPIO0_26  | T11  |
| GPMC_D11      | W16 | 17               | -       | GPIO0_27  | U12  |
| GPMC_D12      | W18 | 12               | -       | GPIO1_12  | T12  |
| GPMC_D13      | V18 | 11               | -       | GPIO1_13  | R12  |
| GPMC_D14      | Y16 | 16               | -       | GPIO1_14  | V13  |
| GPMC_D15      | W17 | 15               | -       | GPIO1_15  | U13  |
| GPMC_A1       | P8  | 45               | -       | LCD_DATA0 | R1   |
| GPMC_A2       | V8  | 46               | -       | LCD_DATA1 | R2   |
| GPMC_A3       | W7  | 43               | -       | LCD_DATA2 | R3   |
| GPMC_A4       | Y10 | 44               | -       | LCD_DATA3 | R4   |
| GPMC_nCS0     | Y11 | 26               | -       | GPIO1_29  | V6   |
| GPMC_nOE      | Y14 |                  | -       | TIMER7    | T7   |
| GPMC_NADV_ALE | U12 | 7                | -       | TIMER4    | R7   |
| GPMC_nWE      | Y20 | 10               | -       | TIMER6    | U6   |
| GPMC_CLK      | U13 | 18               | -       | GPIO2_1   | V12  |
| GPMC_BEOn     | V19 | 9                | -       | TIMER5    | T6   |
| GPMC_WAIT0    | J16 | -                | 11      | UART4_RXD | T17  |
| GPMC_nCS1     | K16 | -                |         | UART4_TXD | U17  |
| FPGA_INT_N    | L9  | -                |         | GPIO0_7   | C18  |
| FPGA_TDI      | P5  | -                |         | GPIO3_19  | C13  |
| FPGA_TCK      | V5  | -                | 25      | GPIO3_21  | A14  |
| FPGA_TDO      | V3  | -                |         | GPIO1_17  | V14  |
| FPGA_TMS      | R4  | -                | 15      | GPIO1_16  | R13  |





# Connectors of FPGA and P8 RedCape VA1

| FP         | GA   | P8  | Usage    |
|------------|------|-----|----------|
| Name       | Ball | PIN | <u> </u> |
| GND        |      | 1   |          |
| GND        |      | 2   |          |
| FPGA_IO_1  | T13  | 3   |          |
| FPGA_IO_0  | AB22 | 4   |          |
| FPGA_IO_4  | W14  | 5   |          |
| FPGA_IO_3  | AB21 | 6   |          |
| FPGA_IO_2  | R14  | 7   |          |
| FPGA_IO_6  | AB20 | 8   |          |
| FPGA_IO_8  | Y22  | 9   |          |
| FPGA_IO_7  | AA20 | 10  |          |
| FPGA_IO_9  | AA22 | 11  |          |
| FPGA_IO_10 | AB18 | 12  |          |
| FPGA_IO_12 | Y21  | 13  |          |
| FPGA_IO_11 | AA18 | 14  |          |
| FPGA_IO_14 | AA19 | 15  |          |
| FPGA_IO_13 | AA17 | 16  |          |
| FPGA_IO_5  | AB17 | 17  |          |
| FPGA_IO_16 | AB16 | 18  |          |
| FPGA_IO_17 | AB15 | 19  |          |
| FPGA_IO_18 | AA15 | 20  |          |
| FPGA_IO_22 | Y12  | 21  |          |
| FPGA_IO_23 | AB13 | 22  |          |
| FPGA_IO_19 | W11  | 23  |          |
| FPGA_IO_20 | Y15  | 24  |          |
| FPGA_IO_15 | AA9  | 25  |          |
| FPGA_IO_21 | AB11 | 26  |          |
| FPGA_IO_24 | AB7  | 27  |          |
| FPGA_IO_25 | AB10 | 28  |          |
| FPGA_IO_26 | Y7   | 29  |          |
| FPGA_IO_27 | AA10 | 30  |          |
| FPGA_IO_28 | P9   | 31  |          |
| FPGA_IO_29 | AB8  | 32  |          |
| FPGA_IO_30 | N8   | 33  |          |
| FPGA_IO_31 | AA8  | 34  |          |
| FPGA_IO_32 | R9   | 35  |          |
| FPGA_IO_33 | AA7  | 36  |          |
| FPGA_IO_34 | M8   | 37  |          |
| FPGA_IO_35 | W8   | 38  |          |
| FPGA_IO_36 | R11  | 39  |          |
| FPGA_IO_37 | N9   | 40  |          |
| FPGA_IO_38 | U15  | 41  |          |
| FPGA_IO_39 | U8   | 42  |          |
| FPGA_IO_40 | V9   | 43  |          |
| FPGA_IO_41 | U11  | 44  |          |
| FPGA_IO_42 | U10  | 45  |          |
| FPGA_IO_43 | T12  | 46  |          |





**Table: FPGA-DDR2 Interconnections** 

| FPGA           |      | DDR2 |           |
|----------------|------|------|-----------|
| NAME           | PIN  | PIN  | NAME      |
| DDR2 A0        | C11  | M8   | A0        |
| DDR2_A1        | B11  | M3   | A1        |
| DDR2 A2        | A8   | M7   | A2        |
| DDR2_A3        | A7   | N2   | A3        |
| DDR2 A4        | D11  | N8   | A4        |
| DDR2_A5        | E11  | N3   | A5        |
| DDR2_A6        | F8   | N7   | A6        |
| DDR2 A7        | E7   | P2   | A7        |
| DDR2_A8        | D9   | P8   | A8        |
| DDR2 A9        | D8   | P3   | A9        |
| DDR2 A10       | B6   | M2   | A10       |
| DDR2_A10       | B5   | P7   | A11       |
| DDR2_A11       | C8   | R2   | A12       |
|                |      |      |           |
| DDR2_A13       | B8   | R8   | RFU       |
| DDR2_A14       | H6   | R3   | RFU       |
| DDR2_A15       | G6   | R7   | RFU       |
| DDR2_BA0       | C6   | L2   | BA0       |
| DDR2_BA1       | C10  | L3   | BA1       |
| DDR2_BA2       | C9   | L1   | RFU       |
| DDR2_DQ0       | F12  | G8   | DQ0       |
| DDR2_DQ1       | E12  | G2   | DQ1       |
| DDR2_DQ2       | B12  | H7   | DQ2       |
| DDR2_DQ3       | B13  | H3   | DQ3       |
| DDR2_DQ4       | C13  | H1   | DQ4       |
| DDR2_DQ5       | D13  | H9   | DQ5       |
| DDR2_DQ6       | C14  | F1   | DQ6       |
| DDR2_DQ7       | A14  | F9   | DQ7       |
| DDR2_DQ8       | E14  | C8   | DQ8       |
| DDR2_DQ9       | F15  | C2   | DQ9       |
| DDR2_DQ10      | B18  | D7   | DQ10      |
| DDR2_DQ11      | A17  | D3   | DQ11      |
| DDR2_DQ12      | C15  | D1   | DQ12      |
| DDR2_DQ13      | C16  | D9   | DQ13      |
| DDR2_DQ14      | B16  | B1   | DQ14      |
| DDR2_DQ15      | C18  | B9   | DQ15      |
| DDR2_CAS_n     | A10  | L7   | CAS#      |
| DDR2_CKE       | B15  | K2   | CKE       |
| DDR2_CS0_n     | H8   |      |           |
| DDR2_CS1_n     | G7   | L8   | CS#       |
| DDR2_DM0       | A15  | F3   | LDM       |
| DDR2_DM1       | C19  | B3   | UDM       |
| DDR2_ODT       | A13  | K9   | ODT       |
| DDR2_RAS_n     | A9   | K7   | RAS#      |
| DDR2_WE_n      | E6   | K3   | WE#       |
| DDR2 CK P      | J9   | J8   | CK        |
| DDR2_CK_N      | J8   | K8   | CK#       |
| DDR2_DQS0_P    | H9   | F7   | LDQS      |
| DDR2_DQS0_N    | G8   | E8   | LDQS#/NU  |
| DDR2_DQS1_P    | G12  | B7   | UDQS      |
| DDR2_DQS1_N    | H12  | A8   | UDQS#/NU  |
| טטועב_טעט ו_וז | 1112 | _Λυ  | ODQO#/INU |

