

# Pulse Width Modulator (TCPWM\_PWM\_PDL)

1.0

### **Features**

- 16 or 32 bit Counter
- Two Programmable Period Registers, that can be swapped
- Two Output Compare registers than can be swapped on overflow and/or underflow
- Left Aligned, Right Aligned, Center Aligned, and Asymmetric Aligned Modes
- Continuous or One Shot Run Modes
- Pseudo Random Mode
- Two PWM outputs with Dead Time insertion, and programmable polarity
- Interrupt and Output on Overflow, Underflow, or Compare
- Start, Reload, Kill, Swap, and Count Inputs
- Multiple Components can be synchronized together for applications such as three phase motor control
- Peripheral Driver Library (PDL) Component (PDL Application Programming Interface (API) only)

# **General Description**

The TCPWM\_PWM\_PDL Component is a graphical configuration entity built on top of the cy\_tcpwm driver available in the PDL. It allows schematic-based connections and hardware configuration as defined by the Component Configure dialog.

The TCPWM\_PWM\_PDL Component is a wrapper around the TCPWM hardware that allows you to configure the TCPWM hardware for PWM Functionality. It allows for the creation of arbitrary digital waveforms. You can control the duty cycle and period of the TCPWM\_PWM\_PDL output signal. The TCPWM\_PWM\_PDL also provides a complementary output, with the possibility to insert dead time between the two outputs.



The TCPWM\_PWM\_PDL Component has several alignment options: Left, Right, Center, and Asymmetric. In all modes the period and compare value can be swapped to create an arbitrary waveform. It also has a pseudo random output mode.

### When to Use a TCPWM\_PWM\_PDL Component

This Component should be used when an output square wave is needed with a specific period and duty cycle, such as:

- Creating arbitrary square wave outputs
- Driving an LED and changing the brightness
- Driving Motors (dead time assertion available)

#### **Quick Start**

- 1. Drag a TCPWM\_PWM\_PDL Component from the Cypress/Digital/Function/ folder in the Component Catalog onto your schematic (the placed instance takes the name PWM\_1).
- 2. Double-click to open the Configure dialog, and configure the Component as required.
- 3. There is no internal clock in this Component. You must attach a clock source. Clock prescaler functionality is available within the TCPWM\_PWM\_PDL Component, to further divide down the clock.
- 4. Build the project in order to verify the correctness of your design, add the required PDL modules to the Workspace Explorer, and generate the configuration data for the PWM\_1 instance.
- 5. In *main.c*, initialize the peripheral and start the application using driver APIs and Component Preprocessor Macros.

If no of the input terminal (start) is used, the software event Cy\_TCPWM\_TriggerStart or Cy\_TCPWM\_TriggerReloadOrIndex must be called to start counting. For example:

```
(void) Cy_TCPWM_PWM_Init(PWM_1_HW, PWM_1_CNT_NUM, &PWM_1_config);
Cy_TCPWM_Enable_Multiple(PWM_1_HW, PWM_1_CNT_MASK);
Cy_TCPWM_TriggerStart(PWM_1_HW, PWM_1_CNT_MASK);
```

6. Build and program the device.



# **Input/Output Connections**

This section describes the various input and output connections for the TCPWM\_PWM\_PDL Component. An asterisk (\*) in the following list indicates that it may not be shown on the Component symbol for the conditions listed in the description of that I/O.

| <b>Terminal Name</b> | I/O Type          | Description                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clock                | Digital<br>Input  | The clock input defines the operating frequency of this Component. The output period of the PWM is equal to the 1/input clock * period.                                                                                                                                                                                                                                                                                              |
| swap [1]*            | Digital<br>Input  | This input latches a SWAP command. This input is only visible if the SwapInput Parameter is set to anything other than disabled. The swap doesn't occur until the next ov/un event. Ensure the period is only swapped on a OV event. See Capture in the TRM.                                                                                                                                                                         |
| reload[1]*           | Digital<br>Input  | This input triggers a reload of the PWM, and starts the PWM. This input is only visible if the ReloadInput parameter is set to anything other than disabled. In Left alignment mode, the counter is initialized with "0." For Center/Asymmetric alignment modes the counter is initialized with "1". In Right alignment mode, the counter is initialized with the period value. Should only be used when the counter is not running. |
| count*               | Digital<br>Input  | This input causes the PWM to count depending on how it is configured. For example, if this input is configured for level sensitive, the PWM will change its count on each pre-scaled clock edge. This input is only visible if the CountInput parameter is set to anything other than disabled.  Not applicable and not visible for Pseudo Random PWM Mode                                                                           |
| start [1]*           | Digital<br>Input  | This input triggers a Start of the PWM. This input is only visible if the StartInput parameter is set to anything other than disabled.  Should only be used when the counter is not running.                                                                                                                                                                                                                                         |
| kill [1]*            | Digital<br>Input  | This input kills the PWM, based on the Kill mode selection. This input is only visible if the KillInput parameter is set to anything other than disabled or Stop on Kill.                                                                                                                                                                                                                                                            |
| ovrflw*              | Digital<br>Output | This output goes high when the count value overflows from the period to zero. Reload will also generate an Overflow when Left alignment. Not applicable and not visible for Pseudo Random PWM Mode See Overflow (OV) in the TRM.                                                                                                                                                                                                     |

<sup>1.</sup> The input event will take effect on the next counter clock when the count event becomes active (it depends on the edge detection mode of count event). For example, if you are using an external count signal and an external start signal, the first Active count signal won't be counted; it will be used to start the counter, so your counts will be off by one.



Document Number: 002-18218 Rev. \*A Page 3 of 9

| Terminal Name | I/O Type          | Description                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| undrflw*      | Digital<br>Output | This output goes high when the count value rolls over from zero to the period value. Reload will also generate an underflow event in Right, Center and Asymmetric alignment modes.  Not applicable and not visible for Pseudo Random PWM Mode See Underflow (UN) in the TRM,                                                                                                                                                              |
| compare       | Digital<br>Output | This output goes high when the compare value equals the Count Value (this event is either generated when the match is about to occur (COUNTER does not equal COMPARE, and is changed to COMPARE, in the Left or Right alignment modes), or when the match is about to not occur (COUNTER equals COMPARE, and is changed to a different value, in the Center/Asymmetric alignment modes)).  See Compare/Capture, cc_match (CC) in the TRM. |
| pwm           | Digital<br>Output | PWM output See line_out in the TRM.                                                                                                                                                                                                                                                                                                                                                                                                       |
| pwm_n         | Digital<br>Output | Complimentary PWM output See line_compl_out in the TRM.                                                                                                                                                                                                                                                                                                                                                                                   |
| ìnterrupt     | Digital<br>Output | This output can only connect to an interrupt.                                                                                                                                                                                                                                                                                                                                                                                             |

# **Component Parameters**

The TCPWM\_PWM\_PDL Component Configure dialog allows you to edit the configuration parameters for the Component instance.

#### **Basic Tab**

This tab contains the Component parameters used in the general peripheral initialization settings.

| Parameter Name | Description                                                                                                                 |  |  |
|----------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|
| PwmMode        | Selects the PWM mode of operation                                                                                           |  |  |
| ClockPrescaler | Divides down the input clock                                                                                                |  |  |
| RunMode        | If Continuous is selected counter runs forever. If One Shot is selected counter runs for one period and stops               |  |  |
| PwmAlignment   | Selects the direction in which the PWM counts.  • Left = Up  • Right = Down  • Center = Up/Down 1  • Asymmetric = Up/Down 2 |  |  |



Page 4 of 9 Document Number: 002-18218 Rev. \*A

| Parameter Name    | Description                                                                                                                            |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Resolution        | Selects the width of the PWM                                                                                                           |  |  |
| DeadClocks        | Number of clock cycles of dead time between PWM outputs. Range: 0-255.                                                                 |  |  |
| Period0           | Sets the period of the counter.  Range: 0-65535 (for 16 bit resolution) or 0–4294967295 (for 32 bit resolution).                       |  |  |
| EnablePeriodSwap  | If checked the periods will be swapped between period0 and period1 at the next OV/UN when a swap event has been registered.            |  |  |
|                   | For Center and Asymmetric modes, periods are swaps just on the underflow event.                                                        |  |  |
|                   | <b>Note</b> For the Asymmetric mode on overflow stage (within a PWM period), period 0 and period 1 should not change the period value. |  |  |
| Period1           | Sets the period of the counter after the first swap.                                                                                   |  |  |
|                   | Range: 0-65535 (for 16 bit resolution) or 0–4294967295 (for 32 bit resolution).                                                        |  |  |
| Compare0          | Sets the compare value. When the count value equals the compare the compare output pulses high.                                        |  |  |
|                   | Range: 0-65535 (for 16 bit resolution) or 0-4294967295 (for 32 bit resolution).                                                        |  |  |
| EnableCompareSwap | When selected the compare register is swapped between compare 0 and compare 1 at the next OV/UN after the swap is registered           |  |  |
| Compare1          | Sets the compare value. When the count value equals the compare the compare output pulses high.                                        |  |  |
|                   | Range: 0-65535 (for 16 bit resolution) or 0-4294967295 (for 32 bit resolution).                                                        |  |  |
| InterruptSource   | Selects which events can trigger an interrupt.                                                                                         |  |  |

## **Advanced Tab**

This tab contains the Input configuration settings.

| Parameter Name | Description                                                                              |
|----------------|------------------------------------------------------------------------------------------|
| ReloadInput    | Determines if a reload input is needed and how the reload signal input is registered     |
| SwapInput      | This input controls when compare and period swaps occur and how that input is registered |
| KillInput      | Determines how the kill input behaves and how that input is registered                   |
| StartInput     | Determines if a start input is needed and how that input is registered                   |
| CountInput     | Determines if a count input is needed and how that input is registered                   |
| KillMode       | Determines what the kill signal does to the PWM                                          |
| InvertPwm      | If checked the main PWM output is inverted                                               |
| InvertPwm_n    | If checked the main PWM_n output is inverted                                             |



Document Number: 002-18218 Rev. \*A Page 5 of 9

## **Application Programming Interface**

Application Programming Interface (API) routines allow you to configure the Component using software.

By default, PSoC Creator assigns the instance name "PWM\_1" to the first instance of a Component in a given design. You can rename it to any unique value that follows the syntactic rules for identifiers. The instance name becomes the prefix of every global function name, variable, and constant symbol.

This Component uses the cy\_tcpwm driver module from the PDL. The driver is copied into the "pdl\drivers\peripheral\tcpwm\" directory of the application project after a successful build.

Refer to the PDL documentation for a detailed description of the complete API. To access this document, right-click on the Component symbol on the schematic and choose the "**Open PDL Documentation...**" option in the drop-down menu.

This Component generates the configuration structures and base address needed in the PDL API. These are described in the Global variables and Preprocessor Macros sections. Pass the generated data structure and the base address to the associated cy\_tcpwm driver function in the application initialization code to configure the peripheral. Once the peripheral is initialized, the application code can perform run-time changes by referencing the provided base address in the driver API functions.

#### **Global Variables**

The TCPWM\_PWM\_PDL Component populates the following peripheral initialization data structure(s). The generated code is placed in C source and header files that are named after the instance of the Component (e.g. PWM\_1.c). Each variable is also prefixed with the instance name of the Component.

#### cy\_stc\_tcpwm\_pwm\_config\_t PWM\_1\_config

The instance-specific configuration structure. This should be used in the PDL Init() function.

## **Preprocessor Macros**

The TCPWM\_PWM\_PDL Component generates the following preprocessor macro(s). Note that each macro is prefixed with the instance name of the Component (e.g., "PWM\_1").

### #define PWM\_1\_HW (PWM\_1\_TCPWM\_\_HW)

This is a pointer to the base address of the TCPWM instance

#### #define PWM\_1\_CNT\_HW (PWM\_1\_TCPWM\_\_CNT\_HW)

This is a pointer to the base address of the TCPWM CNT instance



#### #define PWM\_1\_CNT\_NUM (PWM\_1\_TCPWM\_\_CNT\_IDX)

This is the counter instance number of the selected TCPWM

#### #define PWM\_1\_CNT\_MASK (1uL << PWM\_1\_TCPWM\_\_CNT\_IDX)

This is the bit field representing the counter instance in the selected TCPWM block.

#### Data in RAM

The generated data may be placed in flash memory (const) or RAM. The former is the more memory-efficient choice if you do not wish to modify the configuration data at run-time. Under the Built-In tab of the Configure dialog set the parameter CY\_CONST\_CONFIG to make your selection. The default option is to place the data in flash.

## **Code Examples and Application Notes**

### **Code Examples**

PSoC Creator provides access to code examples in the Code Example dialog. For Component-specific examples, open the dialog from the Component Catalog or an instance of the Component in a schematic. For general examples, open the dialog from the Start Page or **File** menu. As needed, use the **Filter Options** in the dialog to narrow the list of projects available to select.

Refer to the "Code Example" topic in the PSoC Creator Help for more information.

There are also numerous code examples that include schematics and example code available online at the Cypress Code Examples web page.

## **API Memory Usage**

The Component is designed to use API from the cy\_tcpwm PDL module. That is why the Component itself only consumes resources necessary to allocate structures for driver operation and start the Component.

# **Functional Description**

#### **Clock Selection**

There is no internal clock in this Component. You must attach a clock source. One of the peripheral clock (PeriClk) dividers should be used as a clock source. The clock prescaler functionality is available within the TCPWM\_PWM\_PDL Component (except Dead Time mode).



Document Number: 002-18218 Rev. \*A Page 7 of 9

### **DMA Support**

The DMA Component can be used to transfer data from the Component registers to RAM or another Component.

| Name of DMA Source / Destination | Width | Direction               | DMA Req<br>Signal | DMA Req<br>Type | Description                                                                                                                                  |
|----------------------------------|-------|-------------------------|-------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| PWM_1_CNT_HW->COUNTER            | 32    | Source /<br>Destination | N/A               | N/A             | Count register.  It is not advised to write to this register when the counter is running.                                                    |
| PWM_1_CNT_HW->CC                 | 32    | Source /<br>Destination | N/A               | N/A             | Counter compare 0 register.                                                                                                                  |
| PWM_1_CNT_HW->CC_BUFF            | 32    | Source /<br>Destination | N/A               | N/A             | Counter compare 1 register.                                                                                                                  |
| PWM_1_CNT_HW->PERIOD             | 32    | Source /<br>Destination | N/A               | N/A             | Period 0 register.  To cause the counter to count for N cycles this register should be written with N-1 (counts from 0 to period inclusive). |
| PWM_1_CNT_HW->PERIOD_BUFF        | 32    | Source /<br>Destination | N/A               | N/A             | Period 1 register.  To cause the counter to count for N cycles this register should be written with N-1 (counts from 0 to period inclusive). |

# **Industry Standards**

## **MISRA Compliance**

This section describes the MISRA-C:2004 compliance and deviations for the Component. There are two types of deviations defined:

- project deviations deviations that are applicable for all PSoC Creator Components
- specific deviations deviations that are applicable only for this Component

This section provides information on Component-specific deviations. Project deviations are described in the MISRA Compliance section of the *System Reference Guide* along with information on the MISRA compliance verification environment.

The TCPWM\_PWM\_PDL Component does not have any specific deviations.

This Component uses firmware drivers from the cy\_tcpwm PDL module. Refer to the PDL documentation for information on their MISRA compliance and specific deviations.

# Registers

See the PWM Registers section in the chip <u>Technical Reference Manual (TRM)</u> for more information about the registers.



### Resources

The TCPWM\_PWM\_PDL Component uses the Timer Counter Pulse Width Modulation (TCPWM) peripheral block.

## DC and AC Electrical Characteristics

Refer to the Digital Peripherals in the Electrical Specifications section of the Device Family Datasheet.

# **Component Changes**

This section lists the major changes in the Component from the previous version.

| Version | Description of Changes                    | Reason for Changes / Impact |
|---------|-------------------------------------------|-----------------------------|
| 1.0.a   | Datasheet edits to clarify functionality. |                             |
| 1.0     | Initial Version                           |                             |

© Cypress Semiconductor Corporation, 2016-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical Components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical Component is any Component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective names.



Document Number: 002-18218 Rev. \*A Page 9 of 9