

# **Global Signal Reference (GSRef)**

2.10

### **Features**

- Connections to device global signals
- Allows connections to shared resource interrupts







# **General Description**

The Global Signal Reference Component allows access to device-specific global signals that must be used at a system level. These include interrupts from shared resources and systemwide interrupts.

### When to use Global Signal Reference

The Global Signal Reference Component can be used for accessing device global signals:

- Watchdog interrupts and Time period interrupts
- Interrupts through wakeup sources such as CTBm, LP comparator and I/O ports
- Status conditions such as PLL Lock, Low voltage detection, power management, and interrupts for non-blocking Flash writes
- Error conditions such as XMHz Error and Cache Interrupt

# **Input/Output Connections**

This section describes the output connection for the Global Signal Reference Component.

### sig\_out - Output

This terminal allows you to connect a global signal to an interrupt. In PSoC 3 and PSoC 5LP, the signal can also be routed to another digital input.

**Note** The terminal name changes based on what signal is chosen for each device.

### **Component Parameters**

Drag the Global Signal Reference Component onto your design and double-click it to open the Configure dialog. The Global Signal Reference Component provides the following parameter:

### **Global Signal Name**

#### PSoC 6

For PSoC 6 devices, the drop down contains the following list of supported signals. The default value for the Global signal name is **SRSS combined interrupts (SRSSInt)**.



- SRSS combined interrupts (SRSSInt) The System Resource Sub-System (SRSS) interrupt combines interrupt signals from three sources WDT, LVD and CLKCAL.
  - Watchdog Timer (WDT) circuit automatically resets the microcontroller in the event of an unexpected firmware execution path. This timer is clocked by the ILO. The WDT interrupt triggers when the WDT free-running counter equals the MATCH value.
  - □ Low Voltage Detect (LVD) interrupt triggers when the voltage on the selected voltage source falls outside the chosen threshold as configured in the LVD circuit.
  - Clock Calibration (CLKCAL) interrupt triggers when the clock calibration counter has finished counting.



Page 2 of 10 Document Number: 002-17915 Rev. \*B

- Combined CTDAC Interrupt (DACInt) The Continuous Time Digital to Analog Converter (CTDAC) interrupt provides a combined interrupt signal for all instances of CTDAC hardware in the device. It triggers when any of the CTDAC blocks update their DAC values from the internal double data buffers.
- Combined CTBm / CTB interrupt (CTBmInt) The CTBm block provides continuous time functionality at the entry and exit points of the analog subsystem. The Combined CTBm interrupt triggers when any enabled CTBm block generates an interrupt. For devices that contain a CTB block, this signal is shown as CTBInt.
- Combined low power comparator interrupt (LPCompInt) Triggers when any enabled low power comparator generates an interrupt.
- GPIO supply detect interrupt (IOSupplyInt) Triggers when a state change of an external power supply is detected. This is often used to inform the application that a change in the presence or absence of external VDDIO and VDDA supplies were detected.
- Combined Port Interrupt (AllPortInt) This is a hardware resource used to detect if any of the interrupt enabled pins triggered an interrupt. It is a separate resource from the dedicated port interrupts, and it has the ability to wake up the chip from deep-sleep mode.
- Port Interrupt X (PICU[X]) Port-wide resource that triggers when any of the interrupts on port X generates an interrupt, where X is the port number. Note that if the AllPortInt is enabled, both interrupts will trigger.
- Fault X interrupt (FaultXInt) System-wide fault interrupt X, where X is the fault interrupt number. This interrupt can be used to detect invalid memory accesses that are protected using the protection units (MPU, SMPU, PPU).



Document Number: 002-17915 Rev. \*B Page 3 of 10

#### PSoC 4

For PSoC 4 devices, the drop down contains the following list of supported signals. The default value for the Global signal name is **Watch Dog Timer Interrupt (WDTInt)**.



- Watch Dog Timer Interrupt (WDTInt) The WDT circuit automatically resets the microcontroller in the event of an unexpected firmware execution path. This timer is clocked by the ILO. The WDT interrupt triggers when any enabled WDT expires.
- WCO Watch Dog Timer Interrupt (WCOInt) The WDT circuit present in the WCO block automatically resets the microcontroller in the event of an unexpected firmware execution. This timer is clocked directly by the WCO. The interrupt triggers when the WCO based WDT expires.
- Combined UAB Interrupt (UABInt) The Universal Analog Blocks (UAB) share a single interrupt source, which triggers when any enabled UAB generates an interrupt.
- Combined CTBm / CTB interrupt (CTBmInt) The CTBm block provides continuous time functionality at the entry and exit points of the analog subsystem. The Combined CTBm interrupt triggers when any enabled CTBm block generates an interrupt. For devices that contain a CTB block, this signal is shown as CTBInt.
- System Performance Controller Interface interrupt (SPCIFInt) The SPC is the block that generates the properly sequenced high-voltage pulses required for erase and program operations of the flash memory. When a non-blocking function is called from SRAM, the SPCIF timer triggers its interrupt when each of the sub-operations in a write or program operation is complete.

Note This interrupt does not trigger for blocking flash programming.



Page 4 of 10 Document Number: 002-17915 Rev. \*B

- Combined low power comparator interrupt (LPCompInt) Triggers when any enabled low power comparator generates an interrupt.
- **DMA interrupt (DMAInt)** The DMA controller triggers this interrupt when all DMA transfers for enabled channels have completed.
- Combined Port Interrupt (AllPortInt) This is a hardware resource used to detect if any of the interrupt enabled pins triggered an interrupt. It is a separate resource from the dedicated port interrupts, and it has the capability to wake up the chip from deep-sleep and hibernate modes.

To use the **Combined Port Interrupt** option, configure the **Interrupt** parameter of the Pins Component to specify your trigger condition.

- If you connect an interrupt Component to this terminal, then that port will use the dedicated port interrupt and also allow the pin to become a source for the Combined port Interrupt.
- If you do not connect an interrupt terminal to it, then it will only use the Combined Port Interrupt.
- Power System interrupt (PWRInt) Triggers on low voltage detect. For more information on using the Power System interrupt, see the Voltage Detect APIs section in the System Reference Guide.

#### PSoC 3 and PSoC 5 LP

For PSoC 3 and PSoC 5LP devices, the drop down contains the following list of supported signals. The default value for the Global signal name is **Central Time Wheel Interrupt (CTW)**.





Document Number: 002-17915 Rev. \*B

- Central Time Wheel Interrupt (CTW) The CTW is a 1-kHz, free-running, 13-bit counter clocked by the ILO. It is used to wake up the device from a low-power mode, is used in a watchdog timer (WDT), and for General timing purposes. The interrupt generated from this counter is an asynchronous pulse that can be set to trigger at regular intervals from 2 ms 4096 ms.
- Fast Time Wheel Interrupt (FTW) The FTW is a 100-kHz, 5-bit counter clocked by the ILO, which can also be used to wake the system. When the terminal count is reached, the timewheel automatically resets and begins counting again. When it reaches terminal count, the FTW interrupt is generated. This interrupt then creates an asynchronous pulse that can be set to trigger at regular intervals from 10 μs 2560 μs.
- SPC Idle (SPCIdle) The System Performance Controller (SPC) is used in nonvolatile memory programming of Flash memory. The SPC can perform both read and write operations on the flash memory. The SPC Idle signal indicates that SPC left the active mode, which allows writing to certain registers that are dependent on this signal.
- One Pulse per Second Interrupt (OPPS) This is an interrupt that triggers every second. The OPPS requires that the external 32 kHz crystal be enabled. It also requires that the OPPS be properly configured, either by using the RTC Component, or by manually configuring bits 4 and 5 in the PM\_TW\_CFG2 register. In PSoC 5LP, the RTC Component must be used.
- Cache Interrupt (CacheInt) Error Correcting Code (ECC) can be used to ensure reliability in flash reads. When the cache reads from Flash, it gets the error status from the ECC block and generates an interrupt if either a single or multi-bit error is detected in the ECC.
- PLL Lock (PLLLock) This signal indicates the status of the PLL frequency lock.
- XMHz Error (XMHzErr) Indicates that an error was detected with the external crystal.
- Power Management Status Register Interrupt (PwrMS) Triggers if the CTW, FTW, or OPPS is enabled and the timer expires. Stays high until the status register is read.
- Low/High Voltage (LVI/HVI) Used to detect that the voltage is outside of a settable range. For more information on using the Low/High Voltage signals, see the Voltage Detect APIs section in the System Reference Guide.

CYPRESS EMBEDDED IN TOMORROW

Page 6 of 10 Document Number: 002-17915 Rev. \*B

# **Silicon Supported Signals**

### PSoC 6

|             | Silicon          |  |
|-------------|------------------|--|
| Signal Name | PSoC 60/61/62/63 |  |
| SRSSInt     | Applicable       |  |
| CTBmInt     | Applicable       |  |
| DACInt      | Applicable       |  |
| LPComplnt   | Applicable       |  |
| IOSupplyInt | Applicable       |  |
| AllPortInt  | Applicable       |  |
| PICU[X]     | Applicable       |  |
| FaultXInt   | Applicable       |  |

### **PSoC 4 / PRoC BLE**

|             | Silicon                 |                                                    |                           |                |
|-------------|-------------------------|----------------------------------------------------|---------------------------|----------------|
| Signal Name | PSoC 4100/<br>PSoC 4200 | PSoC 4100 BLE /<br>PSoC 4200 BLE /<br>PRoC BLE [1] | PSoC 4100M/<br>PSoC 4200M | PSoC 4200L     |
| WDTInt      | Applicable              | Applicable                                         | Applicable                | Applicable     |
| CTBmInt     | Applicable              | Applicable                                         | Applicable                | Applicable     |
| SPCIFInt    | Applicable              | Applicable                                         | Applicable                | Applicable     |
| LPComplnt   | Applicable              | Applicable                                         | Applicable                | Applicable     |
| PWRInt      | Applicable              | Applicable                                         | Applicable                | Applicable     |
| AllPortInt  | Not Applicable          | Applicable                                         | Applicable                | Applicable     |
| DMAInt      | Not Applicable          | Applicable <sup>2</sup>                            | Applicable                | Applicable     |
| UABInt      | Not Applicable          | Not Applicable                                     | Not Applicable            | Not Applicable |

<sup>&</sup>lt;sup>2</sup> Applicable for BLE devices that contain a DMAC block.



Document Number: 002-17915 Rev. \*B Page 7 of 10

<sup>&</sup>lt;sup>1</sup> PRoC devices may have a limited subset of supported signals. Refer to the device TRM.

### **PSoC 4 S-Devices**

|             | Silicon        |                |                |                            |
|-------------|----------------|----------------|----------------|----------------------------|
| Signal Name | PSoC 4000      | PSoC 4000S     | PSoC 4100S     | PSoC Analog<br>Coprocessor |
| WDTInt      | Applicable     | Applicable     | Applicable     | Applicable                 |
| WCOInt      | Not Applicable | Not Applicable | Applicable     | Applicable                 |
| CTBmInt     | Not Applicable | Not Applicable | Applicable     | Applicable                 |
| SPCIFInt    | Applicable     | Applicable     | Applicable     | Applicable                 |
| LPComplnt   | Not Applicable | Applicable     | Applicable     | Applicable                 |
| PWRInt      | Not Applicable | Not Applicable | Not Applicable | Not Applicable             |
| AllPortInt  | Not Applicable | Applicable     | Applicable     | Applicable                 |
| DMAInt      | Not Applicable | Not Applicable | Not Applicable | Applicable                 |
| UABInt      | Not Applicable | Not Applicable | Not Applicable | Applicable                 |

### PSoC 3 / PSoC 5LP

| Silicon     |                 | con        |            |
|-------------|-----------------|------------|------------|
| Signal Name |                 | PSoC 3     | PSoC 5LP   |
| CTW         |                 | Applicable | Applicable |
| FTW         |                 | Applicable | Applicable |
| SPCIdle     |                 | Applicable | Applicable |
| OPPS        |                 | Applicable | Applicable |
| CacheInt    | ECC interrupt   | Applicable | Applicable |
|             | Cache interrupt | Applicable | Applicable |
| PLLLock     |                 | Applicable | Applicable |
| XMHzErr     |                 | Applicable | Applicable |
| PwrMS       |                 | Applicable | Applicable |
| LVI/HVI     |                 | Applicable | Applicable |

CYPRESS EMBEDDED IN TOMORROW

Page 8 of 10 Document Number: 002-17915 Rev. \*B

# **MISRA Compliance**

This section describes the MISRA-C:2004 compliance and deviations for the Component. There are two types of deviations defined:

- project deviations deviations that are applicable for all PSoC Creator Components
- specific deviations deviations that are applicable only for this Component

This section provides information on Component-specific deviations. Non PSoC 6 project deviations are described in the MISRA Compliance section of the *System Reference Guide* along with information on the MISRA compliance verification environment. For PSoC 6, refer to PSoC Creator Help > Building a PSoC Creator Project > Generated Files (PSoC 6) for information on MISRA compliance and deviations for files generated by PSoC Creator.

The Global Signal Reference Component does not have any C source code APIs.

# **Functional Description**

This is a hardware Component. It produces a single output signal that can be used by other Components in the design. The timing of this signal is not guaranteed, so it must be used by Components that are not sensitive to timing constraints such as the interrupt Component.

# **Component Changes**

The following table lists the changes for each component version.

| Version | Description of Changes                         | Reason for Changes / Impact                                                                                    |
|---------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| 2.10.b  | Clarified that sig_out is only for interrupts. | PSoC 4 does not allow connecting the interrupt to UDB, whereas PSoC 3 and PSOC 5LP do allow such a connection. |
|         | Updated PSoC 6 silicon support                 | Documentation was referrring to wrong silicon.                                                                 |
|         | Updated MISRA section.                         |                                                                                                                |
| 2.10.a  | Minor datasheet edits.                         |                                                                                                                |
| 2.10    | Added PSoC 6 support.                          | New device support.                                                                                            |
| 2.0.h   | Added Combined UAB Interrupt                   | PSoC Analog Coprocessor support                                                                                |
|         | Added WCO WDT interrupt                        | PSoC 4000S, PSoC 4100S and PSoC Analog Coprocessor support                                                     |
|         | Datasheet edit                                 | Added support for PSoC 4200L and BLE devices with DMAC. Updated AllPortInt signal                              |
| 2.0.g   | Minor datasheet edit.                          |                                                                                                                |



Document Number: 002-17915 Rev. \*B Page 9 of 10

| Version | Description of Changes                                    | Reason for Changes / Impact                                                                                                                                                     |
|---------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.0.f   | Datasheet edit                                            | Updated Supported Silicon Signals for PSoC 3 devices.  Added DMA Interrupt support for DMA capable PSoC 4 devices.                                                              |
|         |                                                           | Added support for PSoC 4100M and PSoC 4200M.                                                                                                                                    |
|         |                                                           | Expanded information regarding AllPortInt signal and how to use it for ports that do not have dedicated port interrupts that can wake the chip from deep-sleep/hibernate modes. |
| 2.0.e   | Added Combined Port Interrupt                             | Support for Bluetooth Low Energy devices.                                                                                                                                       |
| 2.0.d   | Updated the Global Signal Name inputs information         | Inadequate description                                                                                                                                                          |
|         | Added PSoC 4000 (CY8C40xx) support                        |                                                                                                                                                                                 |
| 2.0.c   | Enhanced description of One Pulse<br>Per Second Interrupt | Provide guidance on using OPPS interrupt.                                                                                                                                       |
| 2.0.b   | Added PSoC 4 support                                      | PSoC 4 contains five new selectable global signals.                                                                                                                             |
| 2.0.a   | Added MISRA Compliance section                            | The Component does not have APIs.                                                                                                                                               |
| 2.0     | Initial release                                           |                                                                                                                                                                                 |

© Cypress Semiconductor Corporation, 2016-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical Components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical Component is any Component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective



Page 10 of 10 Document Number: 002-17915 Rev. \*B