

EMIF Port

### **Features**

- Address and data selection
- Output enables for data selection
- Variable address width



# **General Description**

The EMIF port provides access to external data via an appropriately configured I/O. All ports allow for the creation of per-pin aliases which may be viewed in the PSoC Creator Pin Editor and used in the generated port APIs.

#### When to use a Port

Use a port when a design needs to generate or access an off-device signal. Use an appropriate port for the type of signal being accessed. EMIF ports are optimized for external memory interface applications.

### **Input/Output Connections**

This section describes the various input and output connections for the port components. An asterisk (\*) in the list of I/O's states that the I/O may be hidden on the symbol under the conditions listed in the description of that I/O.

### oe - Input \*

Provides the ability for the design to drive the EMIF data output enable signal. This connection is only available when the EmifMode parameter is configured with the value PortEmifMode\_MSB\_DATA or PortEmifMode\_LSB\_DATA.

## **Component Parameters**

Drag a Port onto your design and double-click it to open the Configure dialog.

#### **Basic Tab**



#### **EmifMode**

Indicates what mode the EMIF port should operate in. Available values include:

- MSB\_ADDR Most significant byte of an address
- MID\_ADDR Middle byte of an address
- LSB\_ADDR (default) Least significant byte of an address
- MSB\_DATA Most significant byte of the data
- LSB\_DATA Least significant byte of the data

#### **PowerOnResetState**

Specifies the power on reset state of the port. Legal values include:

- InDisabledOutHiZ (default) input disabled the output is Hi-Z
- InEnabledOut1 input enabled the output is a logic one

**PRELIMINARY** 



- InEnabledOut0 input enabled the output is a logic zero
- InEnabledOutHiZ input enabled the output is Hi-Z

#### Pins Tab



#### **Alias**

Allows an alias to be assigned to each pin in the port. The alias is presented in the Pin Editor and in the generated APIs for the port.

#### Pin Mode

Allows for the configuration of the pin mode to the following:

- CMOS\_Out (default) CMOS out
- Hi Z Hi-Z digital
- ResPull\_Up resistive pull up
- ResPull\_Down resistive pull down
- ResPull\_UpDown resistive pull up/down
- OpenDrain\_Lo open drain low
- OpenDrain Hi open drain drive high



**PRELIMINARY** 

### Resources

All ports consume one physical pin, per bit of their width parameter.

## **Application Programming Interface**

Not applicable.

## **Functional Description**

The EMIF uses the port interface to connect to external memory. When in EMIF mode, the ports directly pass to the pads (port pins) the address and data out from the PHUB and consequently the processor. Data reads from the EMIF pass through the port to the processor. Using the EMIF requires five ports for 24-bit addressing or four ports for 16-bit addressing. The EMIF may use any GPIO port for external memory interface. The control component of the EMIF does not require a complete port. The control signals are sent from the UDB to the ports over the digital signal interface (DSI).

### DC and AC Electrical Characteristics

The following values are indicative of expected performance and based on initial characterization data. Unless otherwise specified in the tables below, all  $T_A = 25$ °C,  $V_{dd} = 5.0$ V, Power HIGH, Op-Amp bias LOW, output referenced to Analog Ground =  $V_{ssa}$ .

#### 5.0V/3.3V DC and AC Electrical Characteristics

| Parameter           | Typical | Min | Max        | Units | Conditions and Notes |
|---------------------|---------|-----|------------|-------|----------------------|
| Input               |         |     |            |       |                      |
| Input Voltage Range |         |     | Vss to Vdd | V     |                      |
| Input Capacitance   |         |     |            | pF    |                      |
| Input Impedance     |         |     |            | Ω     |                      |
| Maximum Clock Rate  |         |     | 67         | MHz   |                      |

CYPRESS EMBEDDED IN TOMORROW

© Cypress Semiconductor Corporation, 2017. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

PSoC® Creator™, Programmable System-on-Chip™, and PSoC Express™ are trademarks and PSoC® is a registered trademark of Cypress Semiconductor Corp. All other trademarks or registered trademarks referenced herein are property of the respective corporations.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.



**PRELIMINARY**