

# Serial Memory Interface (SMIF\_PDL)

1.0

### **Features**

- Standard SPI Master interface
- Supports Single/Dual/Quad/Octal SPI Memories
- Supports Dual-Quad SPI mode
- Design-time configurable support for multiple (up to 4) external serial memory devices
- eXecute-In-Place (XIP) operation mode for both read and write accesses with 4KB XIP read cache and on-the-fly encryption and decryption
- Supports external serial memory initialization via Serial Flash Discoverable Parameters (SFDP) standard
- SMIF\_PDL Component is a Hybrid Component (Peripheral Driver Library (PDL) and

## **General Description**

The SMIF\_PDL Component is a multifunction hardware block that implements the SPI communication to external serial memory devices, including the NOR Flash, SRAM, and non-volatile SRAM.

The SMIF\_PDL Component is a hybrid graphical configuration entity with a set of Component-specific API built on top of the cy\_smif driver available in the PDL. It allows schematic-based connections and hardware configuration as defined by the Component Configure dialog.

## When to Use a SMIF\_PDL Component

Use a SMIF\_PDL Component to increase the total memory capacity of a system. It includes using external flash memory as a code space, data storage or data logging, using external SRAM memory as a data storage, etc.



#### **Definitions**

- SMIF: Serial Memory Interface: This IP block implements a SPI-based communication interface for interfacing external memory devices to a PSoC. SMIF supports Octal-SPI, Dual Quad-SPI, Quad-SPI, DSPI and SPI.
- **DSPI**: DSPI supports 2 bits/cycle throughput. This is a mode of communication using the SMIF block.
- Quad-SPI: Quad SPI supports 4 bits/cycle throughput. This is a mode of communication using the SMIF block.
- **Dual Quad-SPI**: Two Quad-SPI slaves that implement two nibbles and thus support a byte transfer/cycle. This is a mode of communication using the SMIF block.
- Octal SPI: Octal SPI supports 8 bits/cycle throughput. This is a mode of communication using the SMIF block.
- XIP: eXecute In Place: XIP is a mode of operation where read or write commands to the memory device are directed through the SMIF without any use of API function calls. In this mode, the SMIF block maps the AHB bus-accesses to external memory device addresses to make it behave similar to internal memory. This allows the CPU to execute code directly from external memory. This mode is not limited to code and is suitable also for data read and write accesses.
- MMIO: Memory Mapped I/O mode. The MMIO mode is used for special commands like program/erase of FLASH, device configuration etc. The MMIO mode can be used for read/write operations too, but that is much less common.
- Memory mode: This is same as the XIP mode of operation of the SMIF. The memory mode nomenclature is followed, since it is more user-friendly than a specific name like XIP.
- Normal mode: This is same as the MMIO mode of operation.
- Memory device: A physical memory device. A user connects one or more memory devices to the SMIF.
- Slave Slot: Slave Slot refers to the individual slave select lines in the SMIF interface. The SMIF interface will have 4 Slave Slots. Each Slave Slot can have a memory device or non-memory device or can be left unused.
- Memory Configuration Data structure: This is a data structure array which holds the parameters that correspond to the individual memory device slots of the SMIF. The array is of length 4 corresponding to the number of slave slots supported in the SMIF. Each structure holds all the information required to configure the memory slave slot associated

with it. The content of the structure is populated based on the memory device being interfaced to and the memory configuration of it.

#### **Quick Start**

- 1. Drag a SMIF\_PDL Component from the Component Catalog Memory Interface folder onto your schematic (the placed instance takes the name SMIF\_1).
- 2. Double-click to open the Configure dialog.
- 3. Select the Datalines to be used.
- 4. Select the Slave Select lines of the external serial memory devices.
- 5. Build the project in order to verify the correctness of your design, add the required PDL modules to the Workspace Explorer, and generate the configuration data for the SMIF\_1 instance.
- 6. In *main.c*, initialize the peripheral and start the application.
  - a. Declare the SMIF memory configuration structure (stc\_smif\_mem\_config\_t\*\* memConfigs) or use SMIF Configuration Tool to generate the configuration structure. Right-click on the SMIF\_PDL Component and select SMIF Configuration Tool from the context menu.
  - b. Add the code.

```
cy stc smif context t smifContext;
void ExtMemInterrupt(void);
void RxCmpltCallback(uint32 t event);
uint8 t extMemAddress[3u] = \{0x00, 0x00, 0x00\};
uint8 t transferData[3u] = \{0x01, 0x0F, 0xAA\};
uint8 t rxBuffer;
int main (void)
    /* SMIF interrupt setup */
    cy_stc_sysint t smifIntConfig =
        /* SMIF interrupt */
        .intrSrc = smif interrupt IRQn,
        /* Mapping the SMIF M4 core interrupt to
         * the 10th M0+ core interrupt
        .intrCm0p = NvicMux10,
        /* SMIF interrupt priority */
        .intrPriority = 1u
    };
    Cy SysInt Init(&smifIntConfig, ExtMemInterrupt);
    /* SMIF configuration parameters */
    cy stc smif config t tst psvpSmifConfig =
    /* The mode of operation */
        .mode = CY SMIF NORMAL,
```



```
/* The minimum duration of SPI deselection */
    .deselectDelay = SMIF 1 DESELECT DELAY,
    /* The clock source for the receiver clock */
    .rxClockSel = SMIF 1 RX CLOCK SELECT,
    /* What happens when there is a Read
    * to an empty RX FIFO or Write to a full TX FIFO
    .blockEvent = SMIF 1 AHB BUS ERROR,
};
/* SMIF initialization */
Cy SMIF Init(SMIF0, &tst psvpSmifConfig, &smifContext, 1000ul);
Cy SMIF SetDataSelect (SMIFO, 1u, CY SMIF DATA SELO);
Cy SMIF Enable (SMIFO, &smifContext);
enable irq(); /* Enable global interrupts. */
/* Enable the SMIF interrupt */
NVIC EnableIRQ((uint32 t)smif interrupt IRQn);
/* Enable the Write bit in the status register.
 * Send the WREN 0x06 command to the external memory.
 */
Cy SMIF TransmitCommand(SMIF0,
                        &smifContext,
                        0x06,
                        CY SMIF WIDTH SINGLE,
                        0u,
                        0u,
                        CY SMIF WIDTH SINGLE,
                        lu,
                        1u);
/* Check if the SMIF IP is busy */
while(Cy SMIF BusyCheck(SMIF0))
    /* Wait until the SMIF IP operation is completed. */
/* Writes data to the external memory in the single mode.
* Sends the PP 0x02 command to the external memory.
Cy SMIF TransmitCommand(SMIF0,
                        &smifContext,
                        0x02,
                        CY SMIF WIDTH SINGLE,
                        extMemAddress,
                        CY_SMIF_WIDTH_SINGLE,
                        1u,
                        0u);
Cy SMIF TransmitData(SMIFO,
                        &smifContext,
                        transferData,
```

7. Build and program the device.

The SMIF API is divided into low level functions and memory slot functions.

- □ The low level API is used for SMIF block initialization and for implementing a generic SPI communication interface using the SMIF block.
- The Memory slot API has functions that implement basic memory operations like program, read, erase etc. These functions are implemented using the memory parameters in the memory device config data structure. Also Memory slot initialization API will initialize all the memory slots based on the settings in the array.
- 8. The driver is not responsible for external memory persistence. You cannot edit the buffer during read/write operations. In case of a memory error, the SMIF IP block could get stuck and need to be reset. Check the SMIF IP busy status by using the appropriate API call and implementing a timeout. Reset the IP block by toggling CTL.ENABLED. Then reconfigure the SMIF block.
- For write operations, check that the SMIF finished transferring data by calling SMIF\_1\_BusyCheck(). Also check that memory finished operation using SMIF\_1\_Mem\_IsBusy() before proceeding.
- 10. For read operations before accessing to the read buffer, check that SMIF operation finished by calling SMIF\_1\_GetTxfrStatus().
- 11. Changing of SMIF from memory to normal mode does not invalidate cache. As a result, a read after the second write in memory will return cached outdated values. It is recommended to the SMIF\_CacheInvalidate() function to invalidate the cache, if values in external memory were updated in memory mode. See the PDL API reference guide for the details.



# **Input/Output Connections**

This section describes the various input and output connections for the SMIF\_PDL Component. An asterisk (\*) in the following list indicates that it may not be shown on the Component symbol for the conditions listed in the description of that I/O.



| <b>Terminal Name</b> | I/O Type       | DescriPtion                                                                                                                                                                                                                                                                                                                             |  |
|----------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| rx_dma_tr *          | Digital Output | This signal can only be connected to a DMA channel trigger input. This signal is used to trigger a DMA transaction. The output of this terminal is controlled by the RX FIFO level. The presence of this terminal varies, depending on the RX FIFO DMA Trigger parameter. It is an optional terminal because the DMA usage is optional. |  |
| tx_dma_tr *          | Digital Output | This signal can only be connected to a DMA channel trigger input. This si is used to trigger a DMA transaction. The output of this terminal is control by the TX FIFO level. The presence of this terminal varies, depending on TX FIFO DMA Trigger parameter. It is an optional terminal because the E usage is optional.              |  |

## **Component Parameters**

The SMIF\_PDL Component Configure dialog allows you to edit the configuration parameters for the Component instance.

#### **Basic Tab**

This tab contains the Component parameters used in the general peripheral initialization settings.





| Parameter Name                | DescrIPtion                                                                                                                        |  |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|
| Generate code from cymem file | Setting this parameter false will restrict the effect of any changes made using the SMIF config GUI or directly in the cymem file. |  |
| RX FIFO DMA Trigger           | DMA trigger enable for the RX FIFO trigger.                                                                                        |  |
| TX FIFO DMA Trigger           | DMA trigger enable for the TX FIFO trigger.                                                                                        |  |
| SMIF Datalines                | This sets up the number of data lines that should be allocated by the SMIF hardware.                                               |  |
| SMIF SPI Slave Select         | This sets up the number of slave select lines that should be allocated by the SMIF hardware.                                       |  |
| Memory mode alignment error   | Alignment error in the memory mode (XIP mode) is set as an interrupt cause.                                                        |  |
| RX Data FIFO<br>Underflow     | The RX Data FIFO underflow condition is set as an interrupt cause.                                                                 |  |
| TX Command FIFO Overflow      | The TX command FIFO overflow condition is set as an interrupt cause.                                                               |  |
| TX Data FIFO Overflow         | The TX data FIFO overflow condition is set as an interrupt cause.                                                                  |  |
| RX FIFO Trigger Level         | This sets up the level that would trigger the RX FIFO trigger which could trigger an interrupt or a DMA request.                   |  |
| TX FIFO Trigger Level         | This sets up the level that would trigger the TX FIFO trigger which could trigger an interrupt or a DMA request.                   |  |

## **Application Programming Interface**

The API routines allow you to configure the Component using software.

By default, PSoC Creator assigns the instance name SMIF\_1 to the first instance of a Component in a given design. You can rename it to any unique value that follows the syntactic rules for identifiers. The instance name becomes the prefix of every global function name, variable, and constant symbol.

This Component uses the cy\_smif driver module from the PDL. The driver is copied into the "pdl\drivers\peripheral\smif\" directory of the application project after a successful build.

Refer to the PDL documentation for a detailed description of the complete API. To access this document, right-click on the Component symbol on the schematic and choose the "**Open PDL Documentation...**" option in the drop-down menu.

The Component generates the configuration structures and base address described in the Global Variables and Preprocessor Macros sections. Pass the generated data structure and the base address to the associated cy\_smif driver function in the application initialization code to configure the peripheral. Once the peripheral is initialized, the application code can perform runtime changes by referencing the provided base address in the driver API functions.

In addition to the PDL API, the SMIF\_PDL Component provides an instance-based component API that provides additional functionality available through PSoC Creator.

#### **Global Variables**

The SMIF\_PDL Component populates the following peripheral initialization data structure(s). The generated code is placed in C source and header files that are named after the instance of the Component (e.g., SMIF\_1.c).

#### cy\_stc\_smif\_context\_t SMIF\_1\_context

Allocate space for context.

cy\_stc\_smif\_mem\_config\_t\* SMIF\_1\_memSlotConfigs[((uint8\_t) SMIF\_DEVICE\_NR)] Allocate space memory configurations.

#### cy\_stc\_smif\_config\_t SMIF\_1\_config

Allocate space device configuration.

#### uint8 SMIF\_1\_initVar

SMIF\_1\_initVar indicates whether the SMIF\_1 Component has been initialized. The variable is initialized to 0 and set to 1 the first time <a href="SMIF\_1\_Start(">SMIF\_1\_Start()</a> is called. This allows the Component to restart without re-initialization after the first call to the <a href="SMIF\_1\_Start(">SMIF\_1\_Start()</a>) routine.



### **Preprocessor Macros**

The SMIF\_PDL Component generates the following preprocessor macro(s).

#### #define SMIF\_1\_DESELECT\_DELAY (7u)

Minimum duration of SPI de-selection

#### #define SMIF\_1\_RX\_CLOCK\_SELECT (1u)

Clock source for the receiver clock

#### #define SMIF\_1\_AHB\_BUS\_ERROR (0u)

What happens when there is a Read to an empty RX FIFO or a Write to a full TX FIFO.

#### **Component Functions**

This Component also includes a set of Component-specific functions that provide additional functionality available through PSoC Creator. These functions are generated during the build process and are all prefixed with the name of the Component instance.

#### void SMIF\_1\_Start (cy\_stc\_smif\_block\_config\_t \*configStruct, uint32\_t timeout)

This function starts the SMIF block, allocating and configuring its interrupt for Normal mode. This function initializes all the memory slots, sets the trigger level, and enables Memory mode cache with prefetching. The SMIF HW block is configured according to the <a href="SMIF\_1">SMIF\_1</a> configured.

#### Note:

Changing SMIF mode does not invalidate cache. You should invalidate cache after changing from Normal to Memory mode. This will prevent reading outdated values from cache in Memory mode.

#### Parameters:

| configStruct | Define configuration of the external memories connected to the SMIF. |
|--------------|----------------------------------------------------------------------|
| timeout      | Timeout in microseconds for blocking APIs in use.                    |

#### **Global Variables**

SMIF\_1\_initVar - Checks the initial configuration modified on the first function call.

SMIF\_1\_memSlotConfigs - Allocates array of external memory configuration structures.

#### **Interrupt Service Routine**

The SMIF\_PDL Component has a single ISR. This ISR has six interrupt causes:

- TX FIFO Trigger. This interrupt cause is activated in MMIO mode, when the TX data FIFO has TX FIFO Trigger Level free entries.
- RX FIFO Trigger. This interrupt cause is activated in MMIO mode, when the RX data FIFO has RX FIFO Trigger Level used entries.
- Memory mode alignment error. This interrupt cause is activated in XIP mode, when erroneous behavior in dual-quad SPI mode is identified.
- TX Data FIFO Overflow. This interrupt cause is activated in MMIO mode, when the TX data FIFO is overflowed not enough free entries available.
- RX Data FIFO Underflow. This interrupt cause is activated in MMIO mode, when the RX data FIFO is underflowed no data available.
- TX Command FIFO Overflow. This interrupt cause is activated in MMIO mode when the TX command FIFO is overflowed not enough free entries available.

## **Functional Description**

The SMIF\_PDL Component initializes the SMIF hardware block in normal mode with enabled cache and prefetching features. Cache is used in memory mode only. Initialization configuration of the SMIF block is defined in the SMIF\_1\_config structure. This structure is initialized with default values (see Preprocessor Macros section for details).

**Note** The driver is not responsible for external memory persistence. User cannot edit buffer during read/write operations. In case of a memory error, the SMIF IP block could get stuck and need to be reset. Check the SMIF IP busy status using the API call, and implement a timeout. You could also reset the IP block by toggling CTL.ENABLED. Then reconfigure the SMIF block.

For write operations, check that the SMIF finished transferring data by calling SMIF\_1\_BusyCheck() and check that memory finished operation using SMIF\_1\_Mem\_IsBusy() before proceeding. For read operations before accessing to the read buffer, check that the SMIF operation finished by calling SMIF\_1\_GetTxfrStatus().

Changing the SMIF from memory to normal mode does not invalidate cache. As a result, the read after the second write in memory will return outdated cached values. You should call the SMIF\_CacheInvalidate() function to invalidate cache if values in external memory were updated in memory mode. See the PDL API reference guide for the details.



## **Block Diagram and Configuration**

The following shows a simplified diagram of the SMIF hardware:



See the Serial Memory Interface (SMIF) section in the device *Technical Reference Manual (TRM)* for more information about the hardware block description and configuration values.

### **DMA Support**

The SMIF\_PDL Component supports Direct Memory Access (DMA) transfers. The Component may transfer to/from the following sources.

| Name of DMA Source       | Length                        | Direction             | DMA Req Signal | DMA Req Type    | DescriPtion   |
|--------------------------|-------------------------------|-----------------------|----------------|-----------------|---------------|
| TRIG13_IN_SMIF_TR_RX_REQ | Word /<br>Byte or<br>Halfword | Source<br>Destination | rx_dma_tr      | Level sensitive | Receive FIFO  |
| TRIG13_IN_SMIF_TR_TX_REQ | Word /<br>Byte or<br>Halfword | Destination           | tx_dma_tr      | Level sensitive | Transmit FIFO |

# **Industry Standards**

### **MISRA Compliance**

This section describes the MISRA-C:2004 compliance and deviations for the Component. There are two types of deviations defined:

- project deviations deviations that are applicable for all PSoC Creator Components
- specific deviations deviations that are applicable only for this Component

This section provides information on Component-specific deviations. Project deviations are described in the MISRA Compliance section of the *System Reference Guide* along with information on the MISRA compliance verification environment.

The SMIF\_PDL Component has the following specific deviations:

| Rule | Rule Class | Rule DescriPtion                                                                          | DescriPtion of Deviation(s)                                                                                                                                         |
|------|------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.1  | R          | This rule states that code shall conform to C ISO/IEC 9899:1990 standard.                 | PDL v3.0.0 supports ISO:C99 standard.                                                                                                                               |
| 11.3 | A          | A cast should not be performed between a pointer to volatile object and an integral type. | The cast from unsigned integer to pointer does not have any unintended effect, as it is a consequence of the definition of a structure based on hardware registers. |

This Component uses firmware drivers from the cy\_smif PDL module. Refer to the PDL documentation for information on their MISRA compliance and specific deviations.



# Registers

See the Serial Memory Interface (SMIF) Registers section in the device <u>Technical Reference</u> <u>Manual (TRM)</u> for more information about the registers.

### Resources

The SMIF\_PDL Component uses the mxsmif peripheral block.

## DC and AC Electrical Characteristics

**TBD** 

## **Component Changes**

This section lists the major changes in the Component from the previous version.

| Version | DescriPtion of Changes | Reason for Changes / Impact                                                                                            |
|---------|------------------------|------------------------------------------------------------------------------------------------------------------------|
| 1.0.a   | Updated datasheet      | Added definition that the SMIF_PDL Component is a hybrid Component.                                                    |
|         |                        | Added driver initialization and data transmit example code in the Quick Start section.                                 |
|         |                        | Added explanation why the SMIF API is divided in the low level API and the Memory slot API in the Quick Start section. |
|         |                        | Added user responsibility notes in the Quick Start section.                                                            |
|         |                        | Updated the Basic tab and its description table.                                                                       |
|         |                        | Removed wrapper functions from the Component Functions section.                                                        |
| 1.0     | Initial Version        |                                                                                                                        |

© Cypress Semiconductor Corporation, 2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective names.