# Lab#2: Basma Gamal Fawzy

\_\_\_\_\_\_

### **Problem 1:**

- a) Implement a Verilog code for 4-bit PISO.
- b) Implement a Verilog code for 4-bit SIPO.

#### **PISO**

------

```
module PISO #(parameter n = 4) (input clk , rst , sh_en, load , [n-1:0] pi ,
output reg so);
reg [n-1:0] q ;
assign so = q[0] ;
always @(posedge clk ) begin
   if (rst==1) q = 0 ;
   else if (load==1) q = pi ;
   else if (sh_en==1) q = {1'b0 , q[n-1:1] };
end
endmodule
```

#### **PISO Testbench**

.....

```
module Reg_tb;
parameter n = 4, Tclk = 10;
reg clk = 0, rst , sh_en, load ;
reg si, so old;
reg [n-1:0] pi; wire so;
integer i ,fail=0;
PISO #(n) U1 ( clk , rst , sh_en, load , pi , so);
always
forever #(Tclk/2) clk = ~ clk ;
initial begin
// test rest
rst = 1;
#Tclk
if (so==0) $display ("PISO Reset Passed , So=%b" , so);
else $display ("PISO Reset Failed , So=%b" , so);
// test Load
pi = 4'b1011 ; rst= 1'b0 ; load= 1'b1 ; sh_en = 1'b0 ;
#Tclk if (so == pi [n-1]) $display ("PISO Load Passed , So=%b" , so);
  else $display ("PISO Load Failed , So=%b" , so);
```

-----

# **PISO Output**

\_\_\_\_\_

```
Reg_PISO_tb.v - HDL - Visual Studio Code
                                                                                                                                                                                                                                                                  EXPLORER
                                      V Reg_PISO_tb.v × V Reg_PISO.v
                                                                                                                               V Reg_SIPO.v

∨ OPEN EDITORS

    X V Reg_PISO_tb.v v...
                                                  PISO #(n) U1 ( clk , rst , sh_en, load , pi , so);
        V Reg_SIPO.v veril...
                                                  forever #(Tclk/2) clk = ~ clk;
\vee HDL
                                       TERMINAL OUTPUT DEBUG CONSOLE PROBLEMS
                                                                                                                                                                                                                                                                    🗸 🗁 verilog
                                       # //
# // Copyright 1991-2021 Mentor Graphics Corporation
# // All Rights Reserved.
# //
# // QuestaSim and its associated documentation contains
# //
      > work
          2-RAM2.png
                                                QuestaSim and its associated documentation contain trade secrets and commercial or financial information that are the property of Mentor Graphics Corporation and are privileged, confidential, and exempt from disclosure under the Freedom of Information Act, 5 U.S.C. Section 552. Furthermore, this information is prohibited from disclosure under the Trade Secrets Act,
          2-RAM3.png
         4-FSM.png
          5-Edge_det.png
          V Buffer_tb.v
                                                 18 U.S.C. Section 1905.
         V Buffer.v
                                        # //
# Loading sv_std.std
# Loading work.Reg_tb(fast)
          V edge_det.v
          V FSM2_tb.v
                                        VSIM 1> run -all
# run -all
          V FSM2.v
                                       # PISO Reset Passed , So=0
# PISO Load Passed , So=1
# PISO Shift Test Begin ...
         V RAM_fun.v
          V Reg_PISO_tb.v
                                       # Input=1011
# So=1
          V Reg_PISO.v

▼ Reg_SIPO_tb.v

                                       # So=1
# So=0
                                        # So=1
                                       # SO-1
# PISO Shift Passed
# ** Note: $stop : Reg_PISO_tb.v(45)
# Time: 60 ns Iteration: 0 Instance: /Reg_tb
# Break at Reg_PISO_tb.v line 45
VSJM 22 |
         transcript
         🗅 vsim.wlf
     > work
       adder.log
        V coun_jon_tb.v
       V coun ion.v
> OUTLINE
> TIMELINE
                                                                                                                                                                                                                                     Ln 1, Col 1 Spaces: 4 UTF-8 CRLF Verilog 🐯 🔊
```

\_\_\_\_\_

#### SIPO

```
module SIPO #(parameter n = 4) (input clk , rst , sh_en, load , si , output reg
[n-1:0] po);
always @(posedge clk ) begin
  if (rst==1) po = 0 ;
  else if (load==1)    po = { si , po[n-1:1] };
  else if (sh_en==1)    po = { 1'b0, po[n-1:1]};
end
```

### SIPO Testbench

 $po_sh = po;$ 

\$display ("Shift Test begins ...");

endmodule

module Reg\_tb;
parameter n = 4 , Tclk = 10;
reg clk = 0, rst , sh\_en, load, si;
reg [n-1:0] inputs , po\_sh;
wire [n-1:0] po ;
integer i ,fail=0;
SIPO #(n) U2 ( clk , rst , sh\_en, load , si , po);
always

```
forever #(Tclk/2) clk = ~ clk ;
initial begin
// test rest
rst = 1;
#Tclk
if (po==0) $display ("SIPO Reset Passed , Po=%b",po);
else $display ("SIPO Reset Failed , Po=%b",po);
// test Load
inputs = 4'b1011; rst = 1'b0; load = 1'b1; sh_en = 1'b0;
for (i=0; i < n; i=i+1) begin
si= inputs[i] ; #Tclk ;
end
if (po == inputs) $display ("SIPO Load Passed , Po=%b",po);
else $display ("SIPO Load Failed , Po=%b",po);
// test shift SIPO
load = 1'b0;
sh_en = 1'b1 ;
```

```
for (i=0; i < n; i=i+1) begin
$display ("Output=%b Shifted output=%b",po, po_sh);
po_sh = {1'b0, po_sh[n-1:1]};
#Tclk if (po != po_sh) fail=fail+1;
end

if (fail == 0) $display ("SIPO Shift Passed");
else $display ("SIPO Shift Failed");
$stop;
end
endmodule</pre>
```

# **SIPO Output**

File Edit Selection View Go Run Terminal Help Reg\_SIPO.v - HDL - Visual Studio Code

© EXPLORER ... V Reg\_SIPO\_tb.v V Reg\_SIPO\_tb.v

```
C

∨ OPEN EDITORS

                 V Reg_SIPO_tb.v v...
                                                    1 module SIPO #(parameter n = 4) (input clk , rst , sh_en, load , si , output reg [n-1:0] po);
             X V Reg_SIPO.v veril...
                                                             always @(posedge clk ) begin
  if (rst==1) po = 0;
         ∨ HDL
           verilog
                                                                   else if (load==1)
             ∨ 🗁 Lab2
                                                   TERMINAL OUTPUT DEBUG CONSOLE PROBLEMS
                                                                                                                                                                                                                                                                                           > work
                                                   # vlog Reg SIPO.v Reg SIPO tb.v
                                                   # ** Note: (vlog-1901) OptionFile "E:/5-Software/HDL/verilog/vlog.opt" not found. Ignored. # QuestaSim-64 vlog 2021.1 Compiler 2021.01 Jan 19 2021
# Start time: 17:08:49 on Aug 25,2023
# vlog Reg_SIPO_v Reg_SIPO_tb.v
# -- Compiling module SIPO
# -- Compiling module Reg_tb
                   2-RAM2.png
                   2-RAM3.png
                   4-FSM.png
                   5-Edge_det.png
                   V Buffer_tb.v
                   V Buffer.v
                                                   # Top level modules:
                                                   # Reg_tb
# End time: 17:08:49 on Aug 25,2023, Elapsed time: 0:00:00
                   V edge_det.v
                                                   # Errors: 0, Warnings: 0
VSIM 3> vsim Reg_tb -batch
# vsim Reg_tb -batch
                   V FSM2.v
                   V RAM_fun_tbV2.v  # End time: 17:09:15 on Aug 25,2023, Elapsed time: 0:02:14
                                                  # Enrors: 0, Warnings: 0
# terrors: 0, Warnings: 0
# vsim Reg_tb -batch
# start time: 17:09:15 on Aug 25,2023
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
# Loading sv_std.std
# Loading work.Reg_tb(fast)
VSIM 4> run -all
# run -all
                   V Reg_PISO.v

▼ Reg_SIPO.v

                   🕒 vsim.wlf
                                                   # SIPO Reset Passed , Po=0000
# SIPO Load Passed , Po=1011
# Shift Test begins ...
# Output=1011 Shifted output=1011
# Output=010 Shifted output=0101
# Output=0010 Shifted output=0010
              > work
                 adder.log
                 V coun_jon_tb.v
                                                  # Output=0010 Shifted Output=0010

# Output=0001 Shifted Output=0001

# SIPO Shift Passed

# **Note: $stop : Reg_SIPO_tb.v(51)

# Time: 90 ns Iteration: 0 Instance: /Reg_tb

# Break at Reg_SIPO_tb.v line 51

VSIM 5>
                 🖰 do.do
         > OUTLINE
         > TIMELINE
                                                                                                                                                                                                                                                           Ln 1, Col 1 Spaces: 4 UTF-8 CRLF
```

------

2- Write Verilog to model ram block and write a function in ram module to translate the input address ranges from 16'h8000- 16'h800f to 8'h00-8'h0f as the address of the ram is 8bits. The address port of the block is 16-bit. The data\_in and data\_out is 8-bit.

\_\_\_\_\_

```
module RAM_fun #(parameter n = 16 , d = 8)
            (input rst , clk , en , wr , [d-1:0] data_in , [n-1:0] adr,
            output reg [d-1:0] data_out);
reg [d-1:0] mem [0: (2**n)-1];
reg [7:0] new_adr ;
integer i ;
function [7:0] adr_conv;
input [n-1:0] adr ;
adr_conv= adr[7:0];
endfunction
always @(posedge(clk)) begin
// // Initialize
if (rst==1)
   for (i=0; i< 2**n; i=i+1)
   mem[i]=0;
// Synchronous Read
else if (en==1)
    if (wr==1) mem[new_adr] = data_in ;
end
// asynchrounous Read
assign data_out = (en & ~ wr) ? mem[new_adr] : 0 ;
// addres convert
assign new_adr= adr_conv(adr);
endmodule
```

# **Simple Testbench**

```
module RAM_fun_tb ;
parameter n=16 , d=8 , Tclk=4;
reg rst , clk = 0 , en = 1 , wr ;
reg [d-1:0] data_in , v1 , v2;
reg [n-1:0] adr;
wire [d-1:0] data_out;
integer i , test=0;
// Map DUT
RAM_fun #(n,d) U (rst , clk , en , wr , data_in ,adr , data_out);
// clock generation
always
forever \#(Tclk/2) clk = \sim clk;
initial begin
//test rest
rst = 1;
#Tclk $display ("Testing Loading ...");
rst = 0; en = 1; wr = 0;
for (i=0; i < 2**n; i=i+1) begin
adr = i;
if (data_out != 0 ) begin
test = test + 1;
end
end
if (test == 0) $display ("Inilization Test Passed");
else $display ("Inilization Test Failed ");
adr=16'h00_00 ;
#(Tclk/8) v1 = data_out ;
adr=16'h80_00 ;
#(Tclk/8) v2 = data_out ;
$display("check RAM with function initization....");
```

```
$display(" address in range data=%b & corresponding address out of range
data=%b", v1 , v2);
// test Read + write
$display("Writing starts ...");
wr = 1;
data in= 8'hff;
adr=16'h00 00 ;
#Tclk wr=0;
#(Tclk/8) v1=data_out;
wr = 1;
data in= 8'hf0;
adr=16'h80 00 ;
#Tclk wr=0;
#(Tclk/8) v2=data_out ;
$display("check RAM with function writing....");
$display(" address in range data=%b & corresponding address out of range
data=%b", v1 , v2);
$stop ;
end
endmodule
```

--Result

Questa Sim-64 2021.1 File Edit View Compile Simulate Add Memory Data Tools Layout Bookmarks Window Help B + 🚅 🔲 📽 ቆ | ¾ 角 🏗 ଛ 호 호 | ⊘ - 🚜 🏗 Goto: X∢ ▶X 图 ※ 3← · → € · ♣ · Search: ▼ 創造 参 Help r i to 100 ns 🛊 🖺 🖺 🖺 🛣 🥵 🖟 🛣 🛍 🖺 🖑 Memory Data - /RAM fun tb/U/mem - Default : 00007fb7 00007ff8 0000807a dd080000 000080fc 0000813d 0000817e 000081bf 00008200 



▼ Reg\_SIPO.v The transcript 🕒 vsim.wlf > 🖿 work adder.log

> do.do V fath v V fa.v

> OUTLINE > TIMELINE # run -all

#
Testing Loading ...
# Inilization Test Passed
# check RAM with function initization....
# address in range data=00000000 & corresponding address out of range data=00000000

# address in range data=000000000 & corresponding address out of range data=000000000
# Writing starts ...
# check RAM with function writing...
# address in range data=11111111 & corresponding address out of range data=11110000
# \*\* Note: \$stop : RAM\_fun\_tbv2.v(69)
# Time: 12 ns Iteration: Ī Instance: /RAM\_fun\_tb
# Break at RAM\_fun\_tbv2.v line 69
VSIM 6>

- 3- Write a Verilog code to model simple memory buffer:
- The input signals: clk, rst, w, r, 16-bit data\_in.
- The output signals: 16-bit data out.
- The internal writer pointer and read pointer of the memory buffer should wrap.

\_\_\_\_\_\_

#### Code

------

```
module FIFO #(parameter depth = 4 , width = 16) (input clk , rst , w , r ,
[width-1:0] data_in , output reg [width-1:0] data_out);
parameter MSB = $clog2(depth)-1;
reg [width-1:0] stack [depth -1 : 0 ];
reg [MSB: 0] r_p = 0 , w_p = 0 ;
wire full, empty ;
reg overflow =0;
integer ocup = 0;
assign empty = (ocup == 0) ? 1'b1 : 1'b0 ;
assign full = (ocup == depth)? 1'b1 : 1'b0 ;
task push ();
begin
stack[w p] = data in ;
ocup = ocup + 1;
if (w_p==(depth-1)) begin
overflow = 1'b1;
w_p = 0;
end
else w_p = w_p + 1;
end
endtask
task pop ();
begin
data_out = stack[r_p] ;
ocup = ocup-1;
if (r_p==(depth-1)) begin
r_p = 0; overflow =1'b0;
end
else r_p = r_p + 1;
end
endtask
```

```
always @(posedge clk ) begin
if (rst == 1) begin
r_p = 0;
wp = 0;
ocup = \overline{0};
end
else if (w==1 \& r==0) begin
// Not Full & NO Overflow or less than read at the Overflow
if ((!full && !overflow) || (overflow && (w_p < r_p)) )</pre>
     push; end
else if (w==0 \& r==1) begin
if ((!overflow && (r_p < w_p)) || (!empty && overflow) )</pre>
     pop; end
else if (w==1 \& r==1) begin
 if (empty)
  data_out = data_in ;
  else
  begin
 pop; push;
  end
end
end
endmodule
```

# **Testbench**

.....

```
// FIF0
module FIF0_tb;

parameter depth = 3 , width = 16, Tclk= 10;
reg clk = 0, rst , w , r ;
reg [width-1:0] data_in ;
wire [width-1:0] data_out;

FIF0 #(depth,width) U (clk , rst , w , r , data_in , data_out) ;

always
forever #(Tclk/2) clk= ~clk ;
initial begin

rst = 1 ;
```

```
#Tclk rst = 0 ;
// Make stack above full
w = 1 ; r = 0 ;
$display ("We Write into 3 depth values buffer: 1 , 2 , 3 , 4 (note 4 will not be
stored)");
data in = 16'h00 01 ;
\#Tclk\ data_in = 16'h00_02;
#Tclk data in = 16'h00 03 ;
// add extra value than depth
#Tclk data in = 16'h00 04 ;
// stack has 1 , 2 , 3
$display ("We read two values buffer: 1 , 2 ");
W = 0;
r = 1;
#Tclk $display (" Output =%0d" , data_out);
#Tclk $display (" Output =%0d" , data_out);
r = 0;
// stack has 3
$display ("We Write another 3 values in the buffer: 5 , 6 , 7 (note 7 will not be
stored)");
w = 1 ;
data in = 16'h00 05 ;
\#Tclk\ data_in = 16'h00_06;
#Tclk data in = 16'h00 07 ;
W = 0 ;
// stack has 3 , 5 , 6
$display ("We Write & read at same time: write 8 & read 3");
w = 1 ;
r = 1;
data_in = 16'h00_08 ;
#Tclk $display (" Output =%0d" , data_out);
// stack has 5 , 6 , 8
$display ("We read all: 5 , 6 , 8 ");
w = 0 ;
r = 1;
#Tclk $display (" Output =%0d" , data_out);
#Tclk $display (" Output =%0d" , data_out);
#Tclk $display (" Output =%0d" , data out);
$stop ;
end
endmodule
```

### Output

# 4-Write a Verilog code that implement this state machine. Using Moore.



```
module FSM (input clk , rst , taken , output reg predict);
integer count ;
localparam s0 = 2'b00 , s1 = 2'b01 , s2 = 2'b10 , s3 = 2'b11 ;
reg [1:0] pr , nxt ;
always @(posedge clk ) begin
if (rst == 1) pr = s0;
else pr = nxt ; end
always @(pr,taken) begin
  case (pr)
  s0 : begin
       predict = 1'b1;
       if (taken==0) nxt = s1;
       else nxt = s0; end
    s1 : begin
       predict = 1'b1;
       if (taken==0) nxt = s2;
       else nxt = s0; end
     s2 : begin
       predict = 1'b0;
       if (taken==0) nxt = s2;
        else nxt = s3 ; end
    s3 : begin
       predict = 1'b0;
       if (taken==0) nxt = s2;
        else nxt = s0; end
     default : begin
              nxt = s0 ; predict = 1'b1 ; end
   endcase
end
endmodule
```

#### Test bench

```
module FSM tb;
reg clk = 0 , rst , taken ; wire predict ; parameter Tclk = 4 ;
FSM U (clk , rst , taken , predict);
always
forever #(Tclk/2) clk = ~ clk ;
initial begin
rst = 1 ; #Tclk $display ("ResetTest ... Predict = %b", predict) ;
rst = 0;
$display ("Test output in full state transition Cycle: 00 (1) => 01 (1) => 10 (0)
=> 11 (0)=> 00 (1) ") ;
$display ("State 00 , Predict=%b" , predict);
taken = 1'b0;
#Tclk $display ("State 01 , Predict=%b" , predict) ;
taken = 1'b0;
#Tclk $display ("State 10 , Predict=%b" , predict) ;
taken = 1'b1;
#Tclk $display ("State 11 , Predict=%b" , predict);
taken = 1'b1;
#Tclk $display ("Full Cycle is: Done State 00 , Predict=%b" , predict);
$display ("Test stuck & return pathes: 00 (1) => 01 (1) => 10 (0) => 10 (0)=> 11
(0) \Rightarrow 10 (0)");
$display ("State 00 , Predict=%b" , predict);
taken = 1'b0;
#Tclk $display ("State 01 , Predict=%b" , predict) ;
taken = 1'b0;
#Tclk $display ("State 10 , Predict=%b" , predict);
taken = 1'b0;
#Tclk $display ("Still in State 10 , Predict=%b" , predict) ;
taken = 1'b1;
#Tclk $display ("State 11 , Predict=%b" , predict) ;
taken = 1'b0;
#Tclk $display ("Return to State 10 , Predict=%b" , predict) ;
$stop ;
end
endmodule
```

#### Result

```
□ □ □ □ -
📢 File Edit Selection View Go Run Terminal Help
                                                                                                                                                  FSM2.v - HDL - Visual Studio Code
ф
                                                              module FSM (input clk , rst , taken , output reg predict);
        ∨ HDL
                                                             V 🗁 verilog
             ∨ 🗁 Lab2
               > work
                   V Buffer_tb.v
                   V Buffer.v
                   edge_det.png
                                                             always @(posedge clk ) begin
if (rst == 1) pr = s0;
else pr = nxt;
                  V FSM2_tb.v
                   V RAM_fun_tbV2.v
                                                   TERMINAL OUTPUT DEBUG CONSOLE PROBLEMS
                                                                                                                                                                                                                                                                                              V RAM_fun.v
                                                   # Loading work.FSM_tb(fast)
                   V Reg_PISO.v
                                                    "
VSIM 1> run -all
# run -all
#
                                                 # run -all
# ResetTest ... Predict = 1
# rest output in full state transition Cycle 00 (1) => 01 (1) => 10 (0) => 11 (0)=> 00 (1)
# State 00 , Predict=1
# State 01 , Predict=0
# State 11 , Predict=0
# Full Cycle is: Done State 00 , Predict=1
# rest stuck & return pathes: 00 (1) => 01 (1) => 10 (0) => 10 (0)=> 11 (0) => 10 (0)
# State 00 , Predict=1
# State 00 , Predict=1
# State 10 , Predict=0
# State 11 , Predict=0
# State 11 , Predict=0
# Return to State 10 , Predict=0
# Return to State 10 , Predict=0
# ** Note: $stop : FSNQ_th(44)
# Time: 40 ns Iteration: 0 Instance: /FSM_tb
# Break at FSNQ_th.v line 44
VSIM 2> []
                   vsim.wlf
              > work
                 adder.log
                 V fa_tb.v
                 V fa.v
                 FSM1.pptx
         > OUTLINE
        > TIMELINE
                                                                                                                                                                                                                                                          Ln 44, Col 24 Spaces: 3 UTF-8 CRLF Verilog 🐯 🔊
```

# 5-Write a Verilog code that implements a positive edge detector.

.....

```
module det (input clk , sig , output reg pe) ;
reg in_edge ;
always @(posedge sig)
in_edge = 1'b1 ;
always @(posedge clk , posedge in_edge) begin
if (in_edge==1) pe=1'b1;
else pe=1'b0 ;
in_edge=1'b0;
end
endmodule
```

#### Test bench

------

```
module det_tb ;
reg clk = 0 , sig =0;
wire pe;
parameter T = 10;
det U (clk , sig , pe);
always
forever #(T) clk = ~clk ;
initial begin
$monitor ("Clk=%b Sig=%b Pe=%b", clk , sig , pe);
\#(3*T) \text{ sig = 1'b1 };
\#(4*T) \text{ sig = 1'b0 ;}
\#(3*T) \text{ sig = 1'b1 };
\#(2*T) \text{ sig = 1'b0 };
#(2*T) $stop ;
end
endmodule
```

\_\_\_\_\_

#### --Result

Questa Sim-64 2021.1 File Edit View Compile Simulate Add Wave Tools Layout Bookmarks Window Help ColumnLayout Default 3. · . . Search: Search: **v** ### ## **世上上手上上上**  
 ★ → ★ + → → ★
 Wave - Default = /det\_tb/dk /det\_tb/sig 60 ns 40 ns 80 ns 100 ns 120 ns 140 ns 20 ns Cursor 1 162 ns 4 -**▶** 4 📆 Watch × 🔃 Wave × 📋 edge\_det\_tb.v × 📮 Transcript × 🞓 Objects × 🚜 sim × 🖈 File Edit Selection View Go Run Terminal Help edge\_det.v - HDL - Visual Studio Code ··· V edge\_det.v × Ð  $\checkmark$  OPEN EDITORS X V edge\_det.v verilo... ∨ 🗁 Lab2 5 always @(posedge sig)
6 in\_edge = 1'b1; > 🖿 work 2 1-PISO.png always @(posedge clk , posedge in\_edge) begin ∑ vsim + ∨ □ 🛍 ··· ^ × # Start time: 17:37:46 on Aug 25,2023 # \*\* Note: (vsim-3812) Design is being optimized... # Loading sv\_std.std # Loading work.det\_tb(fast) VSIM 72 5-Edge\_det.png #
VSIM 7> run -all
# run -all
# # Clk=0 Sig=0 Pe=x # Clk=1 Sig=0 Pe=0 # Clk=0 Sig=0 Pe=0 # Clk=1 Sig=1 Pe=1 # Clk=0 Sig=1 Pe=1 V FSM2\_tb.v # Clke1 Sig=1 Pe=0
# Clke3 Sig=0 Pe=0
# Clke1 Sig=0 Pe=0
# Clke3 Sig=0 Pe=0
# Clke4 Sig=0 Pe=0
# Clke4 Sig=0 Pe=0
# Clke3 Sig=0 Pe=0
# Clke3 Sig=0 Pe=0
# Clke3 Sig=0 Pe=0
# Clke4 Sig=0 Pe=0
# \*\* Note: \$stop : edge\_det\_tb.v(18)
# Time: 140 ns Iteration: 0 Instance: /det\_tb
# Break at edge\_det\_tb.v line 18
VSIM 8> adder.log V coun ion task.v 🖰 do.do > OUTLINE > TIMELINE