#### The Design Methodology:

I did everything like I planed in the preliminary. I created a 3 to 7 decoder to convert the 3 bit number to an octadecimal number. To do so I draw a truth table for the seven leds of the seven segment display. Then form the truth table I drew a K maps for each of the leds on the seven segment display. Then using the logic equations form the K maps I finished my decoders code.

4 seven segment displays have common anodes but have separate cathodes.



To display 4 different numbers on the 4 seven segment displays at the same time I used a clock then displayed 4 different numbers on 4 different displays one after the other one but I did it so fast the human eye sees it like continuously active leds.

To do this I used a multiplex with a clock as the switch input.



This is a schematic of the whole system which also shows how the multiplexer and the clock are used.

#### **Results:**

Like I said in the design methodology first I drew the truth table for the leds.

| X                    | a | b | С | d | е | f | g |
|----------------------|---|---|---|---|---|---|---|
| 0 (000) <sub>b</sub> | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 1 (001) <sub>b</sub> | 1 | 0 | 0 | 1 | 1 | 1 | 1 |
| 2 (010) <sub>b</sub> | 0 | 0 | 1 | 0 | 0 | 1 | 0 |
| 3 (011) <sub>b</sub> | 0 | 0 | 0 | 0 | 1 | 1 | 0 |
| 4 (100) <sub>b</sub> | 1 | 0 | 0 | 1 | 1 | 0 | 0 |
| 5 (101) <sub>b</sub> | 0 | 1 | 0 | 0 | 1 | 0 | 0 |
| 6 (110) <sub>b</sub> | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| 7 (111) <sub>b</sub> | 0 | 0 | 0 | 1 | 1 | 1 | 1 |

Then from the truth tablet I drew k maps for the leds.

Experiment 4 Seven segment display
11.4.2019
Section 01
Batu Arda Düzgün

| 0 0 1 1 10<br>0 0 1 0 0<br>1 1 0 0      | A = {X2*X1**X0'}+(X2*X1'*X0)             |
|-----------------------------------------|------------------------------------------|
| 00 01 11 10<br>0 0 0 0 0<br>1 0 1 0 1   | B = (X2*X1'*X0)+(X2*X1*X0')              |
| 00 01 11 10<br>0 0 0 0 1<br>1 0 0 0 0   | C = {X2'*X1*X0'}                         |
| 0 0 1 0 0<br>1 1 0 0                    | D = (X2*X1'*X0')+(X2'*X1'*X0)+(X2*X1*X0) |
| 00 01 11 10<br>0 0 1 1 0<br>1 1 1 1     | E = {X2*X1'}+X0                          |
| 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | F = (X2**X0)+(X2**X1)+(X1*X0)            |
| 00 01 11 10<br>0 1 1 0 0<br>1 0 0 1 0   | G = (X2'*X1')+(X2*X1*X0)                 |

Finally from the logic equations from the K maps. I wrote my code for the 3 to 7 decoder.



This is the logic gate schematic of the 3 to 7 decoder for the display. (Leds are only there to show the input signals work) (I also wanted Vivado to draw this schematic with AND and OR gates but it did not do it.)



Testbench for the 3 to 7 decoder.

I used a clock to light the leds one after the other one to display diffrent numbers on difernet leds.



This is a graph of the {an0, an1, an2, an3} outputs for us to display 4 different digits at the same time. Or at least look like we are displaying 4 digits at the same time



I put the schematic of the whole system here again because it is also relevant for the results.

### **Conclusion:**

I this lab we used 4 seven segment displays and a clock to show different numbers on them. Using 4 seven segments at the same time was really hard for me to understand at first but after a lot of time I understood it. This was a great learning experience for me because I realized how even the simplest looking things such as 4 seven segment displays might be really complex. From now on I will not underestimate any more electrical devices.

#### **Appendices:**

#### Main cousce:

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.std_logic_unsigned.all;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--use IEEE.NUMERIC_STD.ALL;
-- Uncomment the following library declaration if instantiating
-- any Xilinx leaf cells in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity main is
Port (Sw0: in STD_LOGIC;
Sw1: in STD_LOGIC;
Sw2: in STD_LOGIC;
Sw3: in STD_LOGIC;
Sw4: in STD_LOGIC;
Sw5: in STD_LOGIC;
Sw6: in STD_LOGIC;
Sw7: in STD_LOGIC;
Sw8: in STD_LOGIC;
Sw9: in STD_LOGIC;
Sw10: in STD_LOGIC;
Sw11: in STD_LOGIC;
an0: out STD_LOGIC;
an1: out STD_LOGIC;
an2 : out STD_LOGIC;
an3: out STD_LOGIC;
```

```
SegmentA: out STD_LOGIC;
SegmentB: out STD_LOGIC;
SegmentC: out STD_LOGIC;
SegmentD: out STD_LOGIC;
SegmentE : out STD_LOGIC;
SegmentF: out STD_LOGIC;
SegmentG : out STD_LOGIC;
clock_100Mhz: in STD_LOGIC;-- 100Mhz clock on Basys 3 FPGA board
reset : in STD_LOGIC); -- reset
end main;
architecture Behavioral of main is
signal x0: std_logic;
signal x1: std_logic;
signal x2: std_logic;
-- my variables
signal refresh_counter: STD_LOGIC_VECTOR (19 downto 0);
-- creating 10.5ms refresh period
signal counter_for_LEDs: std_logic_vector(1 downto 0);
component decoder
port(
Dx0 : in STD_LOGIC;
Dx1: in STD_LOGIC;
Dx2 : in STD_LOGIC;
DSegmentA: out STD_LOGIC;
DSegmentB: out STD_LOGIC;
DSegmentC: out STD_LOGIC;
```

```
DSegmentD: out STD_LOGIC;
DSegmentE : out STD_LOGIC;
DSegmentF: out STD_LOGIC;
DSegmentG : out STD_LOGIC);
end component;
component multiplexer
port(
Mcounter_for_LEDs : in std_logic_vector(1 downto 0);
MSw0: in STD_LOGIC;
MSw1: in STD_LOGIC;
MSw2: in STD_LOGIC;
MSw3: in STD_LOGIC;
MSw4: in STD_LOGIC;
MSw5: in STD_LOGIC;
MSw6: in STD_LOGIC;
MSw7: in STD_LOGIC;
MSw8: in STD_LOGIC;
MSw9: in STD_LOGIC;
MSw10: in STD_LOGIC;
MSw11: in STD_LOGIC;
Man0 : out STD_LOGIC;
Man1: out STD_LOGIC;
Man2: out STD_LOGIC;
Man3 : out STD_LOGIC;
Mx0 : out STD_LOGIC;
Mx1: out STD_LOGIC;
Mx2 : out STD_LOGIC);
```

```
end component;
component Clock
port(
Cclock_100Mhz: in STD_LOGIC;
Creset: in STD_LOGIC;
Ccounter_for_LEDs: out std_logic_vector(1 downto 0));
end component;
begin
uut1: decoder port map(
Dx0 => x0,
Dx1 \Rightarrow x1,
Dx2 => x2,
DSegmentA => SegmentA,
DSegmentB => SegmentB,
DSegmentC => SegmentC,
DSegmentD => SegmentD,
DSegmentE => SegmentE,
DSegmentF => SegmentF,
DSegmentG => SegmentG);
uut2: multiplexer port map(
Mcounter_for_LEDs => counter_for_LEDs,
MSw0 => Sw0,
MSw1 => Sw1,
MSw2 => Sw2,
```

```
MSw3 => Sw3,
MSw4 => Sw4,
MSw5 => Sw5,
MSw6 => Sw6,
MSw7 => Sw7,
MSw8 => Sw8,
MSw9 => Sw9,
MSw10 => Sw10,
MSw11 => Sw11,
Man0 => an0,
Man1 => an1,
Man2 => an2,
Man3 => an3,
Mx0 => x0,
Mx1 => x1,
Mx2 \Rightarrow x2;
uut3 : Clock port map(
Cclock_100Mhz => clock_100Mhz,
Creset => reset,
Ccounter_for_LEDs => counter_for_LEDs);
end Behavioral;
Decoder:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
-- Uncomment the following library declaration if using
```

```
-- arithmetic functions with Signed or Unsigned values
--use IEEE.NUMERIC_STD.ALL;
-- Uncomment the following library declaration if instantiating
-- any Xilinx leaf cells in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity decoder is
port(
Dx0 : in STD_LOGIC;
Dx1 : in STD_LOGIC;
Dx2 : in STD_LOGIC;
DSegmentA: out STD_LOGIC;
DSegmentB: out STD_LOGIC;
DSegmentC: out STD_LOGIC;
DSegmentD: out STD_LOGIC;
DSegmentE: out STD_LOGIC;
DSegmentF: out STD_LOGIC;
DSegmentG : out STD_LOGIC);
end decoder;
architecture Behavioral of decoder is
begin
DSegmentA <= (Dx2 and (not Dx1) and (not Dx0)) or ((not Dx2) and (not Dx1) and Dx0);
DSegmentB <= (Dx2 and (not Dx1) and Dx0) or (Dx2 and Dx1 and (not Dx0));
DSegmentC <= ((not Dx2) and Dx1 and (not Dx0));
DSegmentD <= (Dx2 and (not Dx1) and (not Dx0)) or ((not Dx2) and (not Dx1) and Dx0) or (Dx2 and
Dx1 and Dx0);
DSegmentE <= (Dx2 and (not Dx1)) or Dx0;
```

```
DSegmentF <= ((not Dx2) and Dx0) or ((not Dx2) and Dx1) or (Dx1 and Dx0);
DSegmentG <= ((not Dx2) and (not Dx1)) or (Dx2 and Dx1 and Dx0);
end Behavioral;
Clock:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.std_logic_unsigned.all;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--use IEEE.NUMERIC_STD.ALL;
-- Uncomment the following library declaration if instantiating
-- any Xilinx leaf cells in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity Clock is
port(
Cclock_100Mhz: in STD_LOGIC;
Creset: in STD_LOGIC;
Ccounter_for_LEDs: out std_logic_vector(1 downto 0));
end Clock;
architecture Behavioral of Clock is
signal refresh_counter: STD_LOGIC_VECTOR (19 downto 0);
begin
process(Cclock_100Mhz,Creset) -- this part is the clock that generates the anode activating signals
begin
```

if(Creset='1') then

```
refresh_counter <= (others => '0');
elsif(rising_edge(Cclock_100Mhz)) then
refresh_counter <= refresh_counter + 1;</pre>
end if;
end process;
Ccounter_for_LEDs <= refresh_counter(19 downto 18);</pre>
end Behavioral;
Multilexer:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--use IEEE.NUMERIC_STD.ALL;
-- Uncomment the following library declaration if instantiating
-- any Xilinx leaf cells in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity multiplexer is
port(
Mcounter_for_LEDs : in std_logic_vector(1 downto 0);
MSw0: in STD_LOGIC;
MSw1 : in STD_LOGIC;
MSw2: in STD_LOGIC;
MSw3: in STD_LOGIC;
```

MSw4 : in STD\_LOGIC;

```
MSw5: in STD_LOGIC;
MSw6: in STD_LOGIC;
MSw7: in STD_LOGIC;
MSw8: in STD_LOGIC;
MSw9: in STD_LOGIC;
MSw10: in STD_LOGIC;
MSw11: in STD_LOGIC;
Man0 : out STD_LOGIC;
Man1: out STD_LOGIC;
Man2 : out STD_LOGIC;
Man3: out STD_LOGIC;
Mx0 : out STD_LOGIC;
Mx1: out STD_LOGIC;
Mx2 : out STD_LOGIC);
end multiplexer;
architecture Behavioral of multiplexer is
begin
process(Mcounter_for_LEDs)
begin
case Mcounter_for_LEDs is
when "00" =>
Man0 <= '0';
Man1 <= '1';
Man2 <= '1';
Man3 <= '1';
-- activate LED1 and Deactivate LED2, LED3, LED4
Mx0 \le MSw0;
```

```
Mx1 <= MSw1;
Mx2 \le MSw2;
-- the first hex digit of the 12-bit number
when "01" =>
Man0 <= '1';
Man1 <= '0';
Man2 <= '1';
Man3 <= '1';
-- activate LED2 and Deactivate LED1, LED3, LED4
Mx0 \le MSw3;
Mx1 \le MSw4;
Mx2 \le MSw5;
-- the second hex digit of the 12-bit number
when "10" =>
Man0 <= '1';
Man1 <= '1';
Man2 <= '0';
Man3 <= '1';
-- activate LED3 and Deactivate LED2, LED1, LED4
Mx0 \le MSw6;
Mx1 \le MSw7;
Mx2 <= MSw8;
-- the third hex digit of the 12-bit number
when "11" =>
Man0 <= '1';
Man1 <= '1';
Man2 <= '1';
```

```
Man3 <= '0';
-- activate LED4 and Deactivate LED2, LED3, LED1
Mx0 \le MSw9;
Mx1 \le MSw10;
Mx2 <= MSw11;
-- the fourth hex digit of the 12-bit number
end case;
end process;
end Behavioral;
Constrant:
# Switches
set_property PACKAGE_PIN V17 [get_ports {Sw0}]
set_property IOSTANDARD LVCMOS33 [get_ports {Sw0}]
set_property PACKAGE_PIN V16 [get_ports {Sw1}]
set_property IOSTANDARD LVCMOS33 [get_ports {Sw1}]
set_property PACKAGE_PIN W16 [get_ports {Sw2}]
set_property IOSTANDARD LVCMOS33 [get_ports {Sw2}]
set_property PACKAGE_PIN W17 [get_ports {Sw3}]
set_property IOSTANDARD LVCMOS33 [get_ports {Sw3}]
set_property PACKAGE_PIN W15 [get_ports {Sw4}]
set_property IOSTANDARD LVCMOS33 [get_ports {Sw4}]
set property PACKAGE PIN V15 [get ports {Sw5}]
set_property IOSTANDARD LVCMOS33 [get_ports {Sw5}]
set_property PACKAGE_PIN W14 [get_ports {Sw6}]
set property IOSTANDARD LVCMOS33 [get_ports {Sw6}]
set_property PACKAGE_PIN W13 [get_ports {Sw7}]
set_property IOSTANDARD LVCMOS33 [get_ports {Sw7}]
```

```
set_property PACKAGE_PIN V2 [get_ports {Sw8}]
set_property IOSTANDARD LVCMOS33 [get_ports {Sw8}]
set_property PACKAGE_PIN T3 [get_ports {Sw9}]
set_property IOSTANDARD LVCMOS33 [get_ports {Sw9}]
set_property PACKAGE_PIN T2 [get_ports {Sw10}]
set_property IOSTANDARD LVCMOS33 [get_ports {Sw10}]
set property PACKAGE PIN R3 [get ports {Sw11}]
set_property IOSTANDARD LVCMOS33 [get_ports {Sw11}]
# Clock signal
set_property PACKAGE_PIN W5 [get_ports clock_100Mhz]
set_property IOSTANDARD LVCMOS33 [get_ports clock_100Mhz]
set_property PACKAGE_PIN R2 [get_ports reset]
set_property IOSTANDARD LVCMOS33 [get_ports reset]
#7 segment display
set_property PACKAGE_PIN W7 [get_ports {SegmentA}]
set_property IOSTANDARD LVCMOS33 [get_ports {SegmentA}]
set_property PACKAGE_PIN W6 [get_ports {SegmentB}]
set_property IOSTANDARD LVCMOS33 [get_ports {SegmentB}]
set_property PACKAGE_PIN U8 [get_ports {SegmentC}]
set_property IOSTANDARD LVCMOS33 [get_ports {SegmentC}]
set_property PACKAGE_PIN V8 [get_ports {SegmentD}]
set property IOSTANDARD LVCMOS33 [get_ports {SegmentD}]
set_property PACKAGE_PIN U5 [get_ports {SegmentE}]
set_property IOSTANDARD LVCMOS33 [get_ports {SegmentE}]
set_property PACKAGE_PIN V5 [get_ports {SegmentF}]
set_property IOSTANDARD LVCMOS33 [get_ports {SegmentF}]
set_property PACKAGE_PIN U7 [get_ports {SegmentG}]
```

```
set_property IOSTANDARD LVCMOS33 [get_ports {SegmentG}]
set_property PACKAGE_PIN U2 [get_ports {an0}]
set_property IOSTANDARD LVCMOS33 [get_ports {an0}]
set_property PACKAGE_PIN U4 [get_ports {an1}]
set_property IOSTANDARD LVCMOS33 [get_ports {an1}]
set_property PACKAGE_PIN V4 [get_ports {an2}]
set_property IOSTANDARD LVCMOS33 [get_ports {an2}]
set_property PACKAGE_PIN W4 [get_ports {an3}]
set_property IOSTANDARD LVCMOS33 [get_ports {an3}]
Test_Bench:
library ieee;
use ieee.std_logic_1164.all;
entity tb_decoder is
end tb_decoder;
architecture tb of tb_decoder is
  component decoder
    port (Dx0
                : in std_logic;
       Dx1
              : in std_logic;
       Dx2
              : in std_logic;
       DSegmentA : out std_logic;
       DSegmentB : out std_logic;
       DSegmentC : out std_logic;
       DSegmentD : out std_logic;
       DSegmentE : out std_logic;
```

DSegmentF : out std\_logic;
DSegmentG : out std\_logic);
end component;

signal Dx0 : std\_logic;
signal Dx1 : std\_logic;
signal Dx2 : std\_logic;
signal DSegmentA : std\_logic;
signal DSegmentB : std\_logic;
signal DSegmentC : std\_logic;
signal DSegmentD : std\_logic;
signal DSegmentE : std\_logic;
signal DSegmentE : std\_logic;
signal DSegmentF : std\_logic;

## begin

# DSegmentG => DSegmentG);

| stimuli : process                   |  |  |  |  |
|-------------------------------------|--|--|--|--|
| begin                               |  |  |  |  |
| EDIT Adapt initialization as needed |  |  |  |  |
| Dx0 <= '0';                         |  |  |  |  |
| Dx1 <= '0';                         |  |  |  |  |
| Dx2 <= '0';                         |  |  |  |  |
| wait for 50ns;                      |  |  |  |  |
|                                     |  |  |  |  |
| Dx0 <= '1';                         |  |  |  |  |
| Dx1 <= '0';                         |  |  |  |  |
| Dx2 <= '0';                         |  |  |  |  |
| wait for 50ns;                      |  |  |  |  |
|                                     |  |  |  |  |
| Dx0 <= '0';                         |  |  |  |  |
| Dx1 <= '1';                         |  |  |  |  |
| Dx2 <= '0';                         |  |  |  |  |
| wait for 50ns;                      |  |  |  |  |
|                                     |  |  |  |  |
| Dx0 <= '1';                         |  |  |  |  |
| Dx1 <= '1';                         |  |  |  |  |
| Dx2 <= '0';                         |  |  |  |  |
| wait for 50ns;                      |  |  |  |  |
|                                     |  |  |  |  |
| Dx0 <= '0';                         |  |  |  |  |
| Dx1 <= '0';                         |  |  |  |  |

Experiment 4 Seven segment display
11.4.2019
Section 01
Batu Arda Düzgün

```
Dx2 <= '1';
  wait for 50ns;
  Dx0 <= '1';
  Dx1 <= '0';
  Dx2 <= '1';
  wait for 50ns;
  Dx0 <= '0';
  Dx1 <= '1';
  Dx2 <= '1';
  wait for 50ns;
  Dx0 <= '1';
  Dx1 <= '1';
  Dx2 <= '1';
  wait for 50ns;
end process;
```

end tb;