## Lab title

your names

August 26, 2019

## 1 Executive Summary

The Executive Summary section should be a single concise paragraph that describes the following items. Please note that this should be a paragraph, not an itemized list like I have below. The list is just to tell you what I'm looking for...it is not there for you to fill it in on your lab report. See the Lab 1 Example Report.pdf on Canvas to see a good example of what I'm looking for.

- 1. The goal of the lab
- 2. What modules you created and what they do. This should describe how the modules function and how they fit into the overall processor that we are building. For instance, for Lab 1, you will want to describe the operation of the register and the fact that it is used to store the program counter, which is used to keep track of which instruction to execute next.
- 3. Whether your lab was successful. If not successful, please state what is not currently working.

## 2 Test Report

To verify operation of this/these module(s), this lab requires N test bench(es). (You can just copy this statement and fill it in with the correct number of test benches)

1. Register Test Bench

Figure 1: Expected Results of the register test.

| Time(ns) | 0-10 | 10-15 | <u>15-20</u> | 20-25 | <b>25-30</b> | 30-35 | <u>35-40</u> | 40-42 | 42-45 | <u>45+</u> |
|----------|------|-------|--------------|-------|--------------|-------|--------------|-------|-------|------------|
| rst      | 0    | 0     | 0            | 0     | 0            | 0     | 0            | 0     | 0     | 0          |
| d        | 0    | 1     | 1            | 2     | 2            | 3     | 3            | 4     | 5     | 5          |
| q        | 0    | 0     | 1            | 1     | 2            | 2     | 3            | 3     | 3     | 5          |

Figure 2: Timing diagram for the register test.



## 3 Code Appendix

Listing 1: Verilog code for testing a register.

```
'include "definitions.vh"
module register_test;
wire clk;
reg rst;
reg[WORD - 1:0] d;
wire[WORD - 1:0] q;
oscillator clk_gen(clk);
register UUT(
    . clk (clk),
    .reset(rst),
    D(d),
    Q(q)
    );
initial
begin
    rst = 0;
    d \le WORD' d0; \#CYCLE;
    d \le WORD' d1; \#CYCLE;
    d \le WORD' d2; \#CYCLE;
```

```
rst = 1;
d<='WORD' d3; #CYCLE;
d<='WORD' d4; #('CYCLE/5);
rst = 0;
d<='WORD' d5; #('CYCLE*4/5);
end
endmodule
```

Listing 2: Verilog code for implementing a register.

```
"include "definitions.vh"

module register(
    input wire clk,
    input wire reset,
    input wire [WORD-1:0] D,
    output reg [WORD-1:0] Q=WORD'b0
);

always @(posedge(clk), posedge(reset)) begin
    if (reset==1'b1)
        Q<=WORD'b0;
    else
        Q <= D;
end</pre>
```