# Lab 2 - Program Counter

#### Steve Potter

August 20, 2018

### 1 Executive Summary

The goal of this lab is to create an adder module and a mux module. These modules will initially be used in the Fetch stage of our 64-bit ARMv8 processor. The adder will be used to increment the Program Counter (PC). The incremented PC will be used for sequential program execution. The mux will be used to set the PC to either the incremented PC or to a branch address. This selection will be based on the mux control line, which specifies whether the program should branch or continue running sequentially.

## 2 Test Report

To verify operation of these two modules, this lab requires two separate test benches.

- 1. Adder Test Bench
- 2. Mux Test Bench

#### 2.1 Adder Test Bench

The adder test bench contains:

- 1. Inputs
  - (a) a the first 64-bit arithmetic operand
  - (b) b the second 64-bit arithmetic operand
- 2. Outputs
  - (a) add\_out the 64-bit sum of the two input operands

The adder test bench sets the values of two input operands a and b and allows the adder module to produce the sum. Correct operation is verified by comparing the Simulation Results with the Expected Results Table. After analyzing the results, the adder works as expected.

Figure 1: Expected Results of the adder test.

|         | 0-10 | 10-20 | 20-30 | <u>30-35</u> | <u>35-55</u> | <u>55-65</u> |
|---------|------|-------|-------|--------------|--------------|--------------|
| a       | 0    | 55    | 55    | 1            | 1            | 1            |
| b       | 5    | 5     | 59000 | 59000        | 24           | 8            |
| add_out | 5    | 60    | 59055 | 59001        | 25           | 9            |

Figure 2: Timing diagram for the adder test.

|                     |       | 0.000 ns |         |         |         |             |         |       |         |
|---------------------|-------|----------|---------|---------|---------|-------------|---------|-------|---------|
| Name                | Value | 0 ns     | 10 ns . | 20 ns . | 30 ns . |             | 40 ns . | 50 ns | 60 ns . |
|                     |       |          |         |         |         |             |         |       | <br>    |
| ■ Na [63:0]         | 0     | 0        | 5       | 5       | (       |             | 1       |       |         |
| <b>⊞ № b</b> [63:0] | 5     |          | \$      | 59000   |         |             | 24      |       |         |
| ■ ■ add_out[63:0]   | 5     | 5        | 60      | 59055   | 59001   | <del></del> | 25      |       |         |
|                     |       |          |         |         |         |             |         |       |         |

#### 2.2 Mux Test Bench

The mux test bench contains:

#### 1. Inputs

- (a) a the first 64-bit mux input, which is passed to mux\_out when the control line is set to 0
- (b) b the second 64-bit mux input, which is passed to mux\_out when the control line is set to 1
- (c) control the 1-bit control input to the mux which determines whether a or b will be passed to mux\_out

#### 2. Outputs

(a) mux\_out - the 64-bit output of the mux

The mux test bench sets the values of a, b, and the control line and verifies that mux\_out is set to the correct value. Correct operation is verified by comparing the Simulation Results with the Expected Results Table. After analyzing the results, the mux works as expected.

Figure 3: Expected Results of the mux test.

|         | 0-10 | 10-20 | 20-25 | 25-35 | 35-40 | <u>55-75</u> | <u>75-85</u> |
|---------|------|-------|-------|-------|-------|--------------|--------------|
| a       | 0    | 55    | 55    | 55    | 1     | 1            | 1            |
| b       | 5    | 5     | 5     | 59000 | 59000 | 24           | 8            |
| control | 0    | 0     | 1     | 1     | 1     | 0            | 0            |
| add_out | 0    | 55    | 5     | 59000 | 59000 | 1            | 1            |

Figure 4: Timing diagram for the mux test.



# 3 Code Appendix

Listing 1: Verilog code for testing the adder.

```
'include "definitions.vh"
module adder_test;
reg[WORD - 1:0] a;
reg[WORD - 1:0] b;
wire [WORD -1:0] add_out;
adder UUT(
    . a_in(a),
    . b_in(b),
    .add_out(add_out)
    );
initial
begin
    a \le WORD' d0;
    b \le WORD'd5; \#CYCLE;
    a \le WORD' d55; \#CYCLE;
    b \le WORD' d59000; \#CYCLE;
    a \le WORD' d1; \#(CYCLE/2);
    b \le WORD' d24; \#(2*'CYCLE);
    b \le WORD'd8; \#CYCLE
    $finish;
end
endmodule
```

Listing 2: Verilog code for testing the mux.

```
'include "definitions.vh"

module mux_test;

reg[WORD - 1:0] a;
reg[WORD - 1:0] b;
```

```
reg control;
wire[WORD - 1:0] mux_out;
mux#(64) UUT(
    .a_in(a),
    . b_in(b),
    .control(control),
    . mux_out ( mux_out )
    );
initial
begin
    control \le 1'b0;
    a \le WORD' d0;
    b \le WORD'd5; \#CYCLE;
    a<=WORD' d55; #'CYCLE;
    control \le 1'b1; \#(CYCLE/2);
    b \le WORD' d59000; \#CYCLE;
    a \le WORD'd1; \#(CYCLE/2);
    control <= 1'b0;
    b \le WORD' d24; \#(2*CYCLE);
    b \le WORD'd8; \#CYCLE
    $finish;
end
endmodule
```