# Baylor University

Department of Electrical and Computer Engineering

ELC 5311 (graduates), 4396(undergrad) Advanced Digital Logic Laboratories

> Keith Schubert Professor Department of Electrical and Computer Engineering Baylor University

# Contents

| 1            | Nexys 4 DDR Programming                            | 3         |
|--------------|----------------------------------------------------|-----------|
|              | 1.1 Project Setup                                  | 3         |
|              | 1.2 Passthrough                                    | 3         |
|              | 1.3 Making a Counter for the Seven Segment Display | 9         |
| <b>2</b>     | Barrel Shifter                                     | 11        |
| 3            | Adders and Complexity                              | 13        |
|              | 3.1 Introduction                                   | 13        |
|              | 3.1.1 Ripple Adders                                | 13        |
|              | 3.1.2 Conditional Sum                              | 14        |
|              | 3.1.3 Carry-Lookahead                              | 15        |
|              | 3.2 Generate                                       | 17        |
|              | 3.3 Assignment                                     | 18        |
| 4            | PWM Dimmer                                         | 19        |
|              | 4.1 Pulse Width Modulation                         | 19        |
|              | 4.2 Assignment for all                             | 19        |
|              | 4.3 Graduate Student Additional Work               | 19        |
| 5            | Parking Lot                                        | 21        |
|              | 5.1 Is the Lot Full                                | 21        |
|              | 5.2 Task                                           | 21        |
| 6            | Babbage Difference Engine Emulation Circuit        | 23        |
|              | 6.1 Newton's Differences                           | 23        |
|              | 6.2 Babbage's Difference Engine                    | 23        |
|              | 6.3 Graduate Students                              | 24        |
| $\mathbf{A}$ | Github                                             | <b>25</b> |

2 CONTENTS

# Nexys 4 DDR Programming

## 1.1 Project Setup

Family :Artix-7 Sub-Family :a1000t Package :csg324 Speed Grade: -1

Select "xc7a100tcsg324-1"

## 1.2 Passthrough

We are going to begin with a simple project to turn on LEDs when the switch under them is on. There are eight switches (called  $sw\langle 7\rangle \dots sw\langle 0\rangle$ ), and eight LEDs (called  $Led\langle 7\rangle \dots Led\langle 0\rangle$ ). Our first easy part will be to assign the LEDs to be identical to the switches, see Code 1.1.

Listing 1.1: Verilog code for pass-through

```
'timescale 1ns / 1ps
module pass_through_simple(
   input [7:0] sw,
   output [7:0] Led
   );
assign Led=sw;
endmodule
```

This code simply passes the switches through to the LEDs, but it demonstrates the **assign** statement, which is one of our basic ways of designing combinational circuits. The other important thing is to have a Xlilinx Design Constraints file (XDC) file. Note before vivado (Xilinx products before version 7 of their FPGAs, i.e. Spartan-6 and below) they used a different file type called a user constraints file (UCF). The big difference is in how timing is handled, which we will get into later in the course, for now I just want you to be aware that there are two standards and XDC should be used on FPGA families with a 7 or later. The book will use a UCF because it is working on a Spartan-3 board. An example of an XDC file is below.

```
Listing 1.2: Xlilinx Design Constraints file (XDC)
```

## This file is a general .xdc for the Nexys4 DDR Rev. C

```
## To use it in a project:
## - uncomment the lines corresponding to used pins
\#\#-rename the used ports (in each line, after get\_ports) according to the top level sign
\#\#\ Clock\ signal
\#set\_property - dict \{ PACKAGE\_PIN E3 \}
                                             IOSTANDARD LVCMOS33 } [get_ports { CLK100MHZ }]; #
\#create\_clock\ -add\ -name\ sys\_clk\_pin\ -period\ 10.00\ -waveform\ \{0\ 5\}\ [get\_ports\ \{CLK100MHZ\}]
\#Switches
\#set\_property - dict \{ PACKAGE\_PIN J15 \}
                                             IOSTANDARD LVCMOS33 }
                                                                       \int get_-ports
                                                                                      SW[0] }]; \#IO_{-}L
                        PACKAGE_PIN L16
                                              IOSTANDARD LVCMOS33
                                                                                      SW[1]
\#set_property - dict
                                                                       \int get_-ports
                                                                                             } /; #IO_L3
                        PACKAGE_PIN M13
                                             IOSTANDARD LVCMOS33
                                                                                             } ]; #IO_L
\#set_property - dict {
                                                                       \int get_-ports
                                                                                      SW[2]
\#set\_property - dict \{ PACKAGE\_PIN R15 \}
                                             IOSTANDARD LVCMOS33
                                                                       \int get_-ports
                                                                                      SW[3]
                                                                                             } /; #IO_L:
\#set_property - dict {
                        PACKAGE_PIN R17
                                             IOSTANDARD LVCMOS33
                                                                       \int get_-ports
                                                                                      SW[4]
                                                                                             } /; #IO_L
                                                                                      SW[5]
\#set_property - dict
                        PACKAGE_PIN T18
                                              IOSTANDARD LVCMOS33
                                                                                             } /; #IO_L
                                                                       / get_-ports
\#set_property - dict {
                        PACKAGE_PIN U18
                                             IOSTANDARD LVCMOS33 }
                                                                       [get_-ports]
                                                                                      SW[6]
                                                                                             } ]; #IO_L
\#set\_property - dict \{ PACKAGE\_PIN R13 \}
                                             IOSTANDARD LVCMOS33
                                                                                      SW[7]
                                                                       \int get_-ports  {
                                                                                             } /; #IO_L
\#set\_property - dict \{ PACKAGE\_PIN T8 \}
                                             IOSTANDARD LVCMOS18
                                                                                     SW[8]
                                                                                             } /; #IO_L
                                                                       \int get_ports  {
                                                                                      SW/9/ }/; #IO_2
\#set\_property - dict {
                        PACKAGE_PIN U8
                                             IOSTANDARD LVCMOS18
                                                                       \int get_ports  {
\#set_property - dict {
                        PACKAGE_PIN R16
                                             IOSTANDARD LVCMOS33
                                                                                     SW/10/ \}/; \#IO_I
                                                                       \int get_-ports  {
\#set\_property - dict \{ PACKAGE\_PIN T13 \}
                                             IOSTANDARD LVCMOS33
                                                                       \int get_-ports  {
                                                                                      SW/11 } ]; #IO_.
\#set\_property - dict \{ PACKAGE\_PIN H6 \}
                                             IOSTANDARD LVCMOS33
                                                                       [get_-ports]
                                                                                      SW[12]
                                                                                              } ]; #IO_.
\#set_property - dict {
                        PACKAGE_PIN U12
                                             IOSTANDARD LVCMOS33
                                                                       [get\_ports]
                                                                                      SW[13]
                                                                                              } ]; #IO_.
                                                                                     SW[14]
                                             IOSTANDARD LVCMOS33 }
                                                                                              }]; #IO_I
\#set\_property - dict \{ PACKAGE\_PIN U11 \}
                                                                       \int get_-ports  {
\#set\_property - dict \{ PACKAGE\_PIN V10 \}
                                             IOSTANDARD LVCMOS33 }
                                                                       [get\_ports \{ SW/15 ] \}]; \#IO_A
## LEDs
\#set\_property - dict \{ PACKAGE\_PIN H17 \}
                                             IOSTANDARD LVCMOS33 }
                                                                       \int get_-ports
                                                                                     LED[0] }]; \#IO_{-1}
                                             IOSTANDARD LVCMOS33 }
\#set_property - dict {
                        PACKAGE_PIN K15
                                                                       \int g e t_{-} p o r t s
                                                                                      LED[1]
                                                                                              } /; #IO_.
\#set\_property - dict \{ PACKAGE\_PIN J13 \}
                                              IOSTANDARD LVCMOS33
                                                                                      LED[2]
                                                                       \int get_-ports
                                                                                              } /; #IO_.
\#set\_property - dict \{ PACKAGE\_PIN N14 \}
                                              IOSTANDARD LVCMOS33
                                                                       [get_ports]
                                                                                      LED[3]
                                                                                              }]; #IO_.
\#set_property - dict {
                        PACKAGE_PIN R18
                                             IOSTANDARD LVCMOS33
                                                                                      LED[4]
                                                                       \int get_-ports
                                                                                              } /; #IO_.
\#set_property - dict {
                        PACKAGE_PIN V17
                                             IOSTANDARD LVCMOS33
                                                                       [get_-ports]
                                                                                      LED[5]
                                                                                              } ]; #IO_.
\#set\_property - dict \{ PACKAGE\_PIN U17 \}
                                             IOSTANDARD LVCMOS33
                                                                       \int get_-ports
                                                                                      LED[6]
                                                                                              } /; #IO_.
\#set\_property - dict \{ PACKAGE\_PIN U16 \}
                                             IOSTANDARD LVCMOS33
                                                                                      LED [7]
                                                                       \int get_-ports  {
                                                                                              } /; #IO_.
                                                                       [get\_ports]
\#set_property - dict {
                                                                                              } /; #IO_.
                        PACKAGE_PIN V16
                                              IOSTANDARD LVCMOS33
                                                                                      LED[8]
                                                                                      LED[9] }]; #IO_I
\#set\_property - dict \{ PACKAGE\_PIN T15 \}
                                             IOSTANDARD LVCMOS33 }
                                                                       [get_-ports]
\#set\_property - dict \{ PACKAGE\_PIN U14 \}
                                              IOSTANDARD LVCMOS33
                                                                       [get_-ports]
                                                                                     LED[10]
                                                                                               }]; #IO
\#set\_property - dict \{ PACKAGE\_PIN T16 \}
                                             IOSTANDARD LVCMOS33
                                                                                      LED [11]
                                                                                               } /; #IO.
                                                                       / get_-ports
                                                                       \int get_-ports
                                                                                               }]; #IO
\#set_property - dict {
                        PACKAGE_PIN V15
                                             IOSTANDARD LVCMOS33
                                                                                      LED [12]
                                                                                      LED[13] }]; #IO
\#set\_property - dict \{ PACKAGE\_PIN V14 \}
                                             IOSTANDARD LVCMOS33
                                                                       / get_-ports  {
                                                                       /get_ports \{ LED/14 \}
\#set\_property - dict \{ PACKAGE\_PIN V12 \}
                                             IOSTANDARD LVCMOS33 }
                                                                                               } /; #IO
\#set\_property - dict \{ PACKAGE\_PIN V11 \}
                                              IOSTANDARD LVCMOS33 }
                                                                                   { LED[15] }]; #IO
                                                                       \int get_-ports
                                             IOSTANDARD LVCMOS33 } [get_ports { LED16_B }]; #IO
\#set\_property - dict \{ PACKAGE\_PIN R12 \}
                                              IOSTANDARD LVCMOS33 }
\#set\_property - dict \{ PACKAGE\_PIN M16 \}
                                                                      [get\_ports \{ LED16\_G \}]; \#IO
\#set\_property - dict \{ PACKAGE\_PIN N15 \}
                                              IOSTANDARD\ LVCMOS33 } fget_ports {
                                                                                     LED16_R }/; #IO
```

1.2. PASSTHROUGH 5

```
\#set\_property - dict \{ PACKAGE\_PIN G14 \}
                                             IOSTANDARD LVCMOS33 } [get_ports { LED17_B }]; #IO.
\#set\_property - dict \{ PACKAGE\_PIN R11 \}
                                             IOSTANDARD\ LVCMOS33\ \}\ [get\_ports\ \{\ LED17\_G\ \}];\ \#IO
                                             IOSTANDARD LVCMOS33 } [get_ports { LED17_R }]; #IO
\#set\_property - dict \{ PACKAGE\_PIN N16 \}
##7 segment display
\#set\_property - dict \{ PACKAGE\_PIN T10 \}
                                             IOSTANDARD LVCMOS33 }
                                                                      [get\_ports \{ CA \}]; \#IO\_L24N
\#set\_property - dict \{ PACKAGE\_PIN R10 \}
                                             IOSTANDARD LVCMOS33 }
                                                                      [get\_ports \{ CB \}]; \#IO\_25\_1.
                                                                      [get_ports { CC }]; #IO_25_1
#set_property -dict { PACKAGE_PIN K16
                                             IOSTANDARD LVCMOS33 }
\#set\_property - dict \{ PACKAGE\_PIN K13 \}
                                             IOSTANDARD LVCMOS33 }
                                                                      [get\_ports \{ CD \}]; \#IO\_L17P
\#set\_property - dict \{ PACKAGE\_PIN P15 \}
                                             IOSTANDARD LVCMOS33 }
                                                                      [get\_ports \{ CE \}]; \#IO\_L13P
\#set\_property - dict \{ PACKAGE\_PIN T11 \}
                                                                                     CF } /; #IO_L19P
                                             IOSTANDARD LVCMOS33 }
                                                                       \int get_-ports  {
\#set\_property - dict \{ PACKAGE\_PIN L18 \}
                                             IOSTANDARD LVCMOS33 } [get_ports { CG }]; #IO_L4P_
\#set\_property - dict \{ PACKAGE\_PIN H15 \}
                                             IOSTANDARD LVCMOS33 } [get_ports { DP }]; #IO_L19N
\#set\_property - dict \{ PACKAGE\_PIN J17 \}
                                             IOSTANDARD LVCMOS33 }
                                                                      [get\_ports \{ AN[0] \}]; \#IO\_L.
\#set\_property - dict \{ PACKAGE\_PIN J18 \}
                                             IOSTANDARD LVCMOS33 }
                                                                      [get\_ports \{ AN[1] \}]; \#IO\_Ls
                                                                      [get\_ports \{ AN/2 ] \}]; \#IO_L
\#set\_property - dict \{ PACKAGE\_PIN T9 \}
                                             IOSTANDARD LVCMOS33 }
                                                                       [get\_ports \{ AN/3 ] \}]; \#IO\_L
\#set\_property - dict \{ PACKAGE\_PIN J14 \}
                                             IOSTANDARD LVCMOS33 }
\#set\_property - dict \{ PACKAGE\_PIN P14 \}
                                             IOSTANDARD LVCMOS33 }
                                                                       [get\_ports \{ AN[4] \}]; \#IO\_L
                                             IOSTANDARD LVCMOS33 }
\#set\_property - dict \{ PACKAGE\_PIN T14 \}
                                                                      [get\_ports \{ AN/5 \} ]; \#IO\_L.
                                                                      [get\_ports \{ AN[6] \}]; \#IO\_L
\#set\_property - dict \{ PACKAGE\_PIN K2 \}
                                             IOSTANDARD LVCMOS33 }
                                             IOSTANDARD\ LVCMOS33\ \}\ [get\_ports\ \{\ AN[7]\ \}];\ \#IO\_L
\#set\_property - dict \{ PACKAGE\_PIN U13 \}
##Buttons
\#set\_property - dict \{ PACKAGE\_PIN C12 \}
                                             IOSTANDARD LVCMOS33 } [get_ports { CPU_RESETN }];
\#set\_property - dict \{ PACKAGE\_PIN N17 \}
                                             IOSTANDARD LVCMOS33 } [get_ports { BTNC }]; #IO_L9
\#set\_property - dict \{ PACKAGE\_PIN M18 \}
                                             IOSTANDARD LVCMOS33 } [get_ports { BTNU }]; #IO_L4.
\#set\_property - dict \{ PACKAGE\_PIN P17 \}
                                             IOSTANDARD\ LVCMOS33\ \}\ [get\_ports\ \{\ BTNL\ \}];\ \#IO\_L12
\#set\_property - dict \{ PACKAGE\_PIN M17 \}
                                             IOSTANDARD LVCMOS33 } [get_ports { BTNR }]; #IO_L1
\#set\_property - dict \{ PACKAGE\_PIN P18 \}
                                             IOSTANDARD LVCMOS33 } [get_ports { BTND }]; #IO_L9
##Pmod Headers
##Pmod Header JA
                                                                      [get\_ports { JA/1}]; \#IO\_L
\#set\_property - dict \{ PACKAGE\_PIN C17 \}
                                             IOSTANDARD LVCMOS33 }
                                             IOSTANDARD LVCMOS33 }
\#set\_property - dict \{ PACKAGE\_PIN D18 \}
                                                                       [get\_ports { JA/2] }]; \#IO\_L.
\#set\_property - dict \{ PACKAGE\_PIN E18 \}
                                                                      [get\_ports { JA[3] }]; \#IO\_L.
                                             IOSTANDARD LVCMOS33 }
\#set\_property - dict \{ PACKAGE\_PIN G17 \}
                                             IOSTANDARD LVCMOS33 }
                                                                       \int get_-ports  {
                                                                                     JA [4]
                                                                                            } /; #IO_L
\#set\_property - dict \{ PACKAGE\_PIN D17 \}
                                             IOSTANDARD LVCMOS33 }
                                                                      [get\_ports { JA[7] }]; \#IO\_L
\#set\_property - dict \{ PACKAGE\_PIN E17 \}
                                             IOSTANDARD LVCMOS33 }
                                                                      [get\_ports { JA[8] }]; \#IO\_L
\#set\_property - dict \{ PACKAGE\_PIN F18 \}
                                                                       [get\_ports { JA/9] }]; \#IO_L
                                             IOSTANDARD LVCMOS33 }
#set_property -dict { PACKAGE_PIN G18
                                             IOSTANDARD LVCMOS33 } [get_ports { JA[10] }]; #IO__
```

##VGA Connector

```
##Pmod Header JB
\#set\_property - dict \{ PACKAGE\_PIN D14 \}
                                               IOSTANDARD LVCMOS33 }
                                                                         [get_ports]
                                                                                         JB/1/ }/; \#IO_{-}L
                                                                          [get\_ports]
\#set_property - dict {
                         PACKAGE_PIN F16
                                               IOSTANDARD LVCMOS33
                                                                                         JB[2]
                                                                                                } /; #IO_L.
\#set\_property - dict \{ PACKAGE\_PIN G16 \}
                                               IOSTANDARD LVCMOS33
                                                                                         JB[3] }]; \#IO_LL
                                                                          [get_-ports]
\#set\_property - dict \{ PACKAGE\_PIN H14 \}
                                               IOSTANDARD LVCMOS33
                                                                                         JB/4/ }/; \#IO_{-}L
                                                                          [get_-ports]
\#set\_property - dict \{ PACKAGE\_PIN E16 \}
                                               IOSTANDARD LVCMOS33
                                                                                         JB [7]
                                                                                                } /; #IO_L.
                                                                          \int get_-ports  {
                                                                          \int get_-ports  {
                                                                                         JB[8]
\#set\_property - dict \{ PACKAGE\_PIN F13 \}
                                               IOSTANDARD LVCMOS33
                                                                                                \}/; \#IO_L
\#set\_property - dict \{ PACKAGE\_PIN G13 \}
                                               IOSTANDARD LVCMOS33 }
                                                                                         JB/9/ \}/; \#IO_0
                                                                         \int get_-ports  {
\#set\_property - dict \{ PACKAGE\_PIN H16 \}
                                               IOSTANDARD LVCMOS33 }
                                                                         [get\_ports { JB[10] }]; \#IO\_B
##Pmod Header JC
\#set\_property - dict \{ PACKAGE\_PIN K1 \}
                                               IOSTANDARD LVCMOS33 }
                                                                                         JC/1/ }/; \#IO_{-}L
                                                                          / get_-ports  {
\#set\_property - dict \{ PACKAGE\_PIN F6 \}
                                               IOSTANDARD LVCMOS33 }
                                                                         [get_-ports]
                                                                                         JC[2] }]; \#IO_{-}L
\#set\_property - dict \{ PACKAGE\_PIN J2 \}
                                               IOSTANDARD LVCMOS33 }
                                                                                         JC/3 } /; \#IO_L
                                                                         \int get_-ports  {
\#set\_property - dict \{ PACKAGE\_PIN G6 \}
                                               IOSTANDARD LVCMOS33
                                                                          \int get_-ports  {
                                                                                         JC/4 } ]; \#IO_{-}L
                                                                                         JC[7]
\#set\_property - dict \{ PACKAGE\_PIN E7 \}
                                               IOSTANDARD LVCMOS33
                                                                          [get\_ports]
                                                                                                } /; #IO_L
\#set\_property - dict \{ PACKAGE\_PIN J3 \}
                                               IOSTANDARD LVCMOS33 }
                                                                                         JC/8 } ]; \#IO_{-}L
                                                                          \int get_-ports  {
\#set\_property - dict \{ PACKAGE\_PIN J4 \}
                                               IOSTANDARD LVCMOS33 }
                                                                         [get\_ports \{ JC[9] \}]; \#IO\_L.
                                               IOSTANDARD LVCMOS33 }
\#set\_property - dict \{ PACKAGE\_PIN E6 \}
                                                                         [get\_ports \{ JC[10] \}]; \#IO\_I
##Pmod Header JD
\#set\_property - dict \{ PACKAGE\_PIN H_4 \}
                                               IOSTANDARD LVCMOS33 }
                                                                         \int get_-ports  {
                                                                                        JD/1 } ]; \#IO_{-}L
                                               IOSTANDARD LVCMOS33
                                                                                         JD/2 } ]; \#IO_{-}L
\#set\_property - dict \{ PACKAGE\_PIN H1 \}
                                                                          \int get_-ports  {
\#set\_property - dict \{ PACKAGE\_PIN G1 \}
                                               IOSTANDARD LVCMOS33
                                                                                         JD/3/ }/; \#IO_{-}L
                                                                          \int get_-ports  {
\#set\_property - dict \{ PACKAGE\_PIN G3 \}
                                               IOSTANDARD LVCMOS33 }
                                                                                         JD[4]
                                                                                                } /; #IO_L
                                                                          / get_ports  {
\#set\_property - dict \{ PACKAGE\_PIN H2 \}
                                               IOSTANDARD LVCMOS33 }
                                                                         \int get_-ports  {
                                                                                         JD \lceil 7 \rceil
                                                                                                } /; #IO_L
\#set\_property - dict \{ PACKAGE\_PIN G4 \}
                                               IOSTANDARD LVCMOS33 }
                                                                                         JD/8/ }/; \#IO_{-}L
                                                                         |get_ports|
\#set\_property - dict \{ PACKAGE\_PIN G2 \}
                                               IOSTANDARD LVCMOS33 }
                                                                         [get\_ports \{ JD[9] \}]; \#IO\_L.
                                                                         [get\_ports \{ JD/10 \}]; \#IO\_I
\#set\_property - dict \{ PACKAGE\_PIN F3 \}
                                               IOSTANDARD LVCMOS33 }
##Pmod Header JXADC
\#set\_property - dict \{ PACKAGE\_PIN A14 \}
                                               IOSTANDARD LVDS
                                                                         [get\_ports \{ XA\_N/1 \}]; \#IO
\#set\_property - dict \{ PACKAGE\_PIN A13 \}
                                               IOSTANDARD LVDS
                                                                         \int get_-ports  {
                                                                                         XA_P[1]
                                                                                                   } /; #IO
\#set\_property - dict \{ PACKAGE\_PIN A 16 \}
                                               IOSTANDARD LVDS
                                                                                         XA_N/2
                                                                                                   } /; #IO
                                                                          / get_ports  {
\#set_property - dict {
                         PACKAGE_PIN A15
                                               IOSTANDARD LVDS
                                                                                         XA_P[2]
                                                                                                   } /; #IO
                                                                         \int get_-ports  {
\#set\_property - dict \{ PACKAGE\_PIN B17 \}
                                               IOSTANDARD LVDS
                                                                                                   } /; #IO
                                                                         \int get_-ports  {
                                                                                         XA_N/3
\#set\_property - dict \{ PACKAGE\_PIN B16 \}
                                               IOSTANDARD LVDS
                                                                                         XA_P[3]
                                                                                                   } /; #IO
                                                                         \int get_-ports {
\#set\_property - dict \{ PACKAGE\_PIN A18 \}
                                               IOSTANDARD LVDS
                                                                                         XA_N[4]
                                                                                                   }]; #IO
                                                                         \int get_-ports  {
\#set\_property - dict \{ PACKAGE\_PIN B18 \}
                                               IOSTANDARD LVDS
                                                                       \{ get\_ports \{ XA\_P[4] \} \}; \#IO
```

1.2. PASSTHROUGH 7

```
\#set\_property - dict \{ PACKAGE\_PIN A3 \}
                                            VGA_R[1] }]; #I0
\#set\_property - dict \{ PACKAGE\_PIN B4 \}
                                            IOSTANDARD\ LVCMOS33 } fget_ports {
                                            IOSTANDARD LVCMOS33 } [get_ports {
\#set\_property - dict \{ PACKAGE\_PIN C5 \}
                                                                                    VGA\_R[2] }]; #I0
\#set\_property - dict \{ PACKAGE\_PIN A4 \}
                                            IOSTANDARD\ LVCMOS33 } fget_ports {
                                                                                    VGA\_R[3] }]; #I0
\#set\_property - dict \{ PACKAGE\_PIN C6 \}
                                            IOSTANDARD\ LVCMOS33\ \}\ [get\_ports\ \{\ VGA\_G[0]\ \}];\ \#IOSTANDARD\ LVCMOS33
\#set\_property - dict \{ PACKAGE\_PIN A5 \}
                                            IOSTANDARD\ LVCMOS33 } [get\_ports\ [
                                                                                    VGA_{-}G[1] }]; #I0
                                                                                    VGA_G[2] }]; #I0
\#set\_property - dict \{ PACKAGE\_PIN B6 \}
                                            IOSTANDARD\ LVCMOS33\ \}\ [get\_ports\ \{\ VGA\_G[3]\ \}];\ \#IOSTANDARD\ LVCMOS33
\#set\_property - dict \{ PACKAGE\_PIN A6 \}
\#set\_property - dict \{ PACKAGE\_PIN B7 \}
                                            IOSTANDARD LVCMOS33 }
                                                                     [get\_ports \{ VGA\_B[0] \}]; \#Ic
\#set\_property - dict \{ PACKAGE\_PIN C7 \}
                                            IOSTANDARD LVCMOS33 }
                                                                                    VGA_B[1] } ]; #I
                                                                     \int get_-ports  {
                                                                                    VGA\_B[2] }]; #IO
\#set\_property - dict \{ PACKAGE\_PIN D7 \}
                                            IOSTANDARD LVCMOS33 }
                                                                    \int get_-ports  {
                                            IOSTANDARD LVCMOS33 } | get_ports {
                                                                                    VGA_B[3] }]; #I
\#set\_property - dict \{ PACKAGE\_PIN D8 \}
\#set\_property - dict \{ PACKAGE\_PIN B11 \}
                                            IOSTANDARD LVCMOS33 } [get_ports { VGA_HS }]; #IO_.
\#set\_property - dict \{ PACKAGE\_PIN B12 \}
                                            IOSTANDARD\ LVCMOS33\ \}\ [get\_ports\ \{\ VGA\_VS\ \}];\ \#IO\_I
##Micro SD Connector
\#set\_property - dict \{ PACKAGE\_PIN E2 \}
                                            IOSTANDARD LVCMOS33 }
                                                                     [get\_ports \{ SD\_RESET \}]; \#Ic
\#set\_property - dict \{ PACKAGE\_PIN A1 \}
                                            IOSTANDARD LVCMOS33 }
                                                                     [get_ports]
                                                                                    SD_CD } ]; #IO_LS
                                                                                    SD_SCK } ]; #IO_R
                                                                     [get_-ports]
\#set\_property - dict \{ PACKAGE\_PIN B1 \}
                                            IOSTANDARD LVCMOS33
                                            IOSTANDARD LVCMOS33 }
                                                                     [get\_ports { SD\_CMD }]; \#IO\_.
\#set\_property - dict \{ PACKAGE\_PIN C1 \}
\#set\_property - dict \{ PACKAGE\_PIN C2 \}
                                            IOSTANDARD LVCMOS33 }
                                                                     [get\_ports {SD\_DAT[0]}]; \#
\#set\_property - dict \{ PACKAGE\_PIN E1 \}
                                                                                    SD\_DAT[1]
                                            IOSTANDARD LVCMOS33 }
                                                                                               } /; #
                                                                     / get_-ports  {
                                                                     [get_-ports]
\#set\_property - dict \{ PACKAGE\_PIN F1 \}
                                            IOSTANDARD LVCMOS33 }
                                                                                    SD\_DAT[2]
                                                                                               }]; #
\#set\_property - dict \{ PACKAGE\_PIN D2 \}
                                            IOSTANDARD\ LVCMOS33\ \}\ [get\_ports\ \{\ SD\_DAT[3]\ \}];\ \#
\#Accelerometer
\#set\_property - dict \{ PACKAGE\_PIN E15 \}
                                            IOSTANDARD LVCMOS33 } [get_ports { ACL_MISO }]; #IO
                                                                                   ACL_MOSI }]; #IO
                                            IOSTANDARD LVCMOS33 }
\#set\_property - dict \{ PACKAGE\_PIN F14 \}
                                                                     \int get_ports  {
                                                                                   ACL_SCLK }]; #IO
\#set\_property - dict \{ PACKAGE\_PIN F15 \}
                                            IOSTANDARD LVCMOS33 }
                                                                     [get_ports]
\#set\_property - dict \{ PACKAGE\_PIN D15 \}
                                            IOSTANDARD LVCMOS33 }
                                                                     [get\_ports \{ ACL\_CSN \}]; \#IO.
                                            \#set\_property - dict \{ PACKAGE\_PIN B13 \}
                                            IOSTANDARD\ LVCMOS33\ \}\ [get\_ports\ \{\ ACL\_INT[2]\ \}];
\#set\_property - dict \{ PACKAGE\_PIN C16 \}
##Temperature Sensor
                                            IOSTANDARD LVCMOS33 } [get_ports {
                                                                                    TMP\_SCL  } /; #IO
\#set\_property - dict \{ PACKAGE\_PIN C14 \}
\#set\_property - dict \{ PACKAGE\_PIN C15 \}
                                            IOSTANDARD LVCMOS33 } [get_ports {
                                                                                    TMP\_SDA  } /; #IO.
                                            IOSTANDARD LVCMOS33 } / get_ports {
\#set\_property - dict \{ PACKAGE\_PIN D13 \}
                                                                                    TMP_INT } /; #IO
\#set\_property - dict \{ PACKAGE\_PIN B14 \}
                                            IOSTANDARD LVCMOS33 } [get_ports { TMP_CT }]; #IO_D
##Omnidirectional Microphone
```

```
\#set\_property - dict \{ PACKAGE\_PIN J5 \}
                                            IOSTANDARD LVCMOS33 } [get_ports { M_CLK }]; #IO_2
\#set\_property - dict \{ PACKAGE\_PIN H5 \}
                                            IOSTANDARD\ LVCMOS33\ \}\ [get\_ports\ \{\ M\_DATA\ \}];\ \#IO\_.
\#set\_property - dict \{ PACKAGE\_PIN F5 \}
                                            IOSTANDARD LVCMOS33 } [get_ports { M_LRSEL }]; #IO
##PWM Audio Amplifier
\#set\_property - dict \{ PACKAGE\_PIN A11 \}
                                            IOSTANDARD LVCMOS33 } [get_ports { AUD.PWM }]; #IO
\#set\_property - dict \{ PACKAGE\_PIN D12 \}
                                            IOSTANDARD LVCMOS33 } [get_ports { AUD_SD }]; #IO_.
##USB-RS232 Interface
\#set\_property - dict \{ PACKAGE\_PIN C4 \}
                                            \#set\_property - dict \{ PACKAGE\_PIN D4 \}
                                            IOSTANDARD LVCMOS33 } [get_ports { UART_RXD_OUT }]
\#set\_property - dict \{ PACKAGE\_PIN D3 \}
                                            IOSTANDARD LVCMOS33 } [get_ports { UART_CTS }]; #IO
\#set\_property - dict \{ PACKAGE\_PIN E5 \}
                                            IOSTANDARD LVCMOS33 } [get_ports { UART_RTS }]; #IO
##USB HID (PS/2)
\#set\_property - dict \{ PACKAGE\_PIN F4 \}
                                            IOSTANDARD LVCMOS33 } [get_ports { PS2_CLK }]; #IO.
\#set\_property - dict \{ PACKAGE\_PIN B2 \}
                                            IOSTANDARD LVCMOS33 } [get_ports { PS2_DATA }]; #IO
##SMSC Ethernet PHY
\#set\_property - dict \{ PACKAGE\_PIN C9 \}
                                            IOSTANDARD LVCMOS33 }
                                                                    [get\_ports { ETH\_MDC }]; \#IO
                                            IOSTANDARD LVCMOS33
                                                                                  ETH_MDIO } /; #I6
\#set\_property - dict \{ PACKAGE\_PIN A9 \}
                                                                    / get_-ports  {
                                                                    [get\_ports { ETH\_RSTN }]; \#Ic
\#set_property - dict {
                       PACKAGE_PIN B3
                                            IOSTANDARD LVCMOS33
\#set\_property - dict \{ PACKAGE\_PIN D9 \}
                                            IOSTANDARD LVCMOS33 }
                                                                    [get\_ports { ETH\_CRSDV }]; \#
\#set\_property - dict \{ PACKAGE\_PIN C10 \}
                                            IOSTANDARD LVCMOS33 }
                                                                    [get\_ports { ETH\_RXERR }]; \#
\#set\_property - dict \{ PACKAGE\_PIN C11 \}
                                            IOSTANDARD LVCMOS33 }
                                                                    [get\_ports \{ ETH\_RXD[0] \}];
                                            IOSTANDARD LVCMOS33 }
                                                                    [get\_ports \{ ETH\_RXD[1] \}];
\#set\_property - dict \{ PACKAGE\_PIN D10 \}
\#set\_property - dict \{ PACKAGE\_PIN B9 \}
                                            IOSTANDARD LVCMOS33 }
                                                                    [get_ports \{ ETH_TXEN \}]; \#IG
                                            IOSTANDARD LVCMOS33 }
                                                                    [get\_ports { ETH\_TXD[0] }];
\#set\_property - dict \{ PACKAGE\_PIN A10 \}
                                                                    [get\_ports \{ ETH\_TXD[1] \}];
#set_property -dict { PACKAGE_PIN A8
                                            IOSTANDARD LVCMOS33 }
\#set\_property - dict \{ PACKAGE\_PIN D5 \}
                                            IOSTANDARD LVCMOS33 }
                                                                    [get\_ports { ETH\_REFCLK }];
\#set\_property - dict \{ PACKAGE\_PIN B8 \}
                                            IOSTANDARD LVCMOS33 } [ qet_ports { ETH_INTN } ]; #IO
##Quad SPI Flash
                                                                                   QSPI_DQ[0] }];
\#set\_property - dict \{ PACKAGE\_PIN K17 \}
                                            IOSTANDARD LVCMOS33 }
                                                                    \int get_-ports  {
                                                                    [get_ports]
\#set\_property - dict \{ PACKAGE\_PIN K18 \}
                                            IOSTANDARD LVCMOS33
                                                                                   QSPI_DQ[1]
                                                                                               } ]; ;
                                            IOSTANDARD LVCMOS33 }
\#set\_property - dict \{ PACKAGE\_PIN L14 \}
                                                                    \int get_-ports  {
                                                                                   QSPI_DQ[2] } ];
                                                                                  QSPI_DQ[3] }];
\#set\_property - dict \{ PACKAGE\_PIN M14 \}
                                            IOSTANDARD LVCMOS33 }
                                                                    /get_ports {
\#set\_property - dict \{ PACKAGE\_PIN L13 \}
                                            IOSTANDARD LVCMOS33 }
                                                                    [get\_ports { QSPI\_CSN }]; \#Ic
```

## 1.3 Making a Counter for the Seven Segment Display

Now we want to drive the seven segment display. All the cathodes of the LEDs in the same position are hooked together. So for example, all four of the top LEDs' cathodes are hooked together, as are all the cathodes of the upper right, and so on. The top LED is called A or  $seg\langle 0 \rangle$ , the letters and numbers proceed clockwise, and the middle segment is G or  $seg\langle 6 \rangle$ . Each digit also has a decimal point, which is called dp, and their cathodes are also connected. The FPGA does sink the current in this case (Why can it sink what it couldn't source?), so a zero turns the LED on if the anode was also sourced.

To drive the seven segment display we will then need to convert from a 4 bit binary number to the seven segment display cathode pattern. We will leave the decimal point off. This can be seen in Code 1.3.

Listing 1.3: Verilog code for converting 4 bit binary to sseg.

```
'timescale 1ns / 1ps
module sseg_driver(
    input [3:0] num,
    output reg [0:6] sseg,
    output dp
    );
         assign dp = 1;
         always@* begin
                 case (num)
                  0:
                            sseg \ll 7'b0000001;
                            sseg \ll 7'b1001111;
                  1:
                  2:
                            sseg \ll 7'b0010010;
                            sseg <= 7'b0000110;
                  3:
                  4:
                            sseg \ll 7'b1001100;
                  5:
                            sseg <= 7'b0100100;
                            sseg \ll 7'b0000010;
                  6:
                  7:
                            sseg \ll 7'b00011111;
                            sseg \ll 7'b00000000;
                  8:
                  9:
                            sseg \ll 7'b0001100;
                  10:
                            sseg \ll 7'b0001000;
                  11:
                            sseg \ll 7'b1100000;
                  12:
                            sseg \ll 7'b0110001;
                  13:
                            sseg \ll 7'b1000010;
                  14:
                            sseg \ll 7'b0110000;
                  default: sseg <= 7'b0111000;
                  endcase
        end
endmodule
```

All the anodes for a digit are hooked together, so since there are four digits there are four anode lines (called  $\operatorname{an}\langle 3\rangle \ldots \operatorname{an}\langle 0\rangle$ ). The output of the fpga is not strong enough to supply all the current for the LEDs, so a pnp transistor is used to switch power (Why does a pnp switch power better, and an npn switch ground better?). This means a zero, is needed to turn the pnp on and a 1 will turn it off.

This slicing allows control of 32 LEDs with 12 wires and one fourth can be on simultaneously. Since each LED will be off three fourths of the time, we need to switch them faster than the eye can see, and since the diode's pn junction holds charge for a bit (discharges like a capacitor, why?) and thus continues to glow, and the eye continues to see light for a bit. The Nexys 4 board has a 100MHz clock, so we need to count

to about 2 million, which is 21 bits. We thus need a counter that can count to whatever number of bits we want.

Listing 1.4: Verilog code for counting a parameterized number of bits.

To show this off, we will have a slow count displaying, with say a count around a second or so. This is about 50, which is close enough to 6 bits for our use. We will thus first make a 27 bit counter, triggering the rotation of the anodes off bits 18 and 19, and the next count off bit 26. We will thus make one more counter, this time with 32 bits so we can drive all 8 segments. We just need to change our top level module and xdc to reflect this.

# Barrel Shifter

Do Experiment 3.11.1 Multifunction Barrel Shifter from the book.

# Adders and Complexity

## 3.1 Introduction

Addition is a fundamental part of any ALU and can be easily produced in Verilog by just using "+". You will get an adder that is inferred for your FPGA. The actual adder varies wildly from simple ripple adders, to specialized pre-built hardware blocks. We are going to explicitly build three different adders with very different complexities and compare them.

## 3.1.1 Ripple Adders

This is the technique that is covered in digital logic. Basically, full bit adders, see Figure 3.1, are created and cascaded together. The carry bit from the previous full adder must arrive before the result is added. The resulting valid carries thus ripple down to the most significant bit (hence the name). Adding n bit numbers, thus takes the propagation time of n + 1 levels of logic, i.e. it is O(n) in time to calculate addition. Thus if 32 bit numbers are added on fast logic (1ns per stage/gate) the process would take 33ns. This is way too slow. On the bright side, none of the gates take more than 2 inputs so the size of the gates is O(1).

Figure 3.1: (left) Half Adder, (right) Full Adder







Figure 3.2: Conditional Sum Adder (above), and its sub-blocks (below, left and right).





#### 3.1.2 Conditional Sum

Conditional sum is a divide and conquer algorithm, and hence exploits binary tree parallelism. The algorithm works by calculating both possible results for each bit (if carry in was 1 or 0), then performing paired conditional concatenation using the actual carry bit of the lower number, see Figure 3.2.

- 1. form conditional terms for each digit in summation  $\rightarrow$  (digit with carry, digit without carry) =  $(x_i + y_i + 1, x_i + y_i)$
- 2. group by twos from right and for both conditional values in the right parenthesis form the result as follows:
  - (a) the leftmost bit of the two terms on the right are the carry bits used to select the term on the left
  - (b) concatenate the appropriate term on the left (picked by carry) with each term on right after removing the parity bits of the right terms
- 3. continue pairings until only 1 term remains. pick right number if  $c_{in} = 0$  else pick left.

**Example 1:** Add x = 0110 and y = 1111 by conditional sum and indicate if overflow occurred.

3.1. INTRODUCTION 15

No overflow occurred (added a positive and negative number).

**Example 2:** Calculate 7 - 8 by conditional sum.

Since this was done as addition no carry-in was set so the solution is  $0 \mid 1111$  or -1 in signed base ten.

**Example 3:** Add by conditional sum x = 01100110 and y = 00110011.



Why go through this? First, by a folk theorem of Dr. Alan Laub, "What is hard for us tends to be easy for computers (and vice versa)." In reality this process is really easy for a computer to do. Second, the process is highly parallel, so it can be done very fast. If the numbers to be added are n bits long this takes  $2(\log_2(n)+1)$  levels of logic, much better than the n+1 levels of logic required by ripple calculations. Thus it is  $O(\log(n))$  in time complexity. For example, for adding the 32 bit numbers considered already, conditional sum would take  $2(\log_2(32)+1)=12$  levels of logic, so on the fast logic described it would be 12ns, a huge improvement.

#### 3.1.3 Carry-Lookahead

This is also referred to as lookahead carry. Assume x + y = z. Pre-generate all carries with 2-level logic. Usually form (g,p,c) generate, propagate, carry.

$$G_i = x_i \cdot y_i \tag{3.1}$$

$$P_i = x_i + y_i (3.2)$$

$$C_i = G_i + P_i \cdot C_{i-1} \tag{3.3}$$

(3.25)

$$= G_i + P_i \cdot (G_{i-1} + P_{i-1} \cdot C_{i-2}) \tag{3.4}$$

$$= G_i + P_i \cdot G_{i-1} + P_i \cdot P_{i-1} \cdot C_{i-2} \tag{3.5}$$

$$= G_i + P_i \cdot G_{i-1} + P_i \cdot P_{i-1} \cdot G_{i-2} + \dots + P_i \cdot P_{i-1} \cdot \dots \cdot P_0 \cdot C_{in}$$
(3.6)

This method is very fast (regardless of size it take 5 levels of logic) but requires large gates for problems of reasonable size (even 16 or 32 bit numbers) and thus has problems with fan-in, fan-out, and size.

Often blocks of a number are handled with lookahead, and the blocks are connected in some fashion (for example ripple) to get the net result (i.e. just like single bit adds from a full adder are connected to propagate the carry bit, blocks or 4, 8, or more could be handled lookahead then connected to propagate the carry bit between them to handle a larger number, say 32 bits). Even better than cascading (ripple connection) the adders, is to us group carry-lookahead, in which each of the carry-lookahead adders output their group propagate and group generate variables to a circuit that generates the carry-in bits for each group. It takes 5 logic levels to generate the carries to each individual carry-lookahead adder, and each adder then takes 5 levels of logic to get the result, for a total of 10 levels of logic. For the example of adding 32 bit numbers with fast logic, it would take 10ns with group carry-lookahead adders (probably four or eight bits in a group).

**Example 4:** Specify the equations of a two bit binary adder with carry in (i.e.: one equation for each of the sum bits and one equation for the carry out). Put the equations in sum of products form.

Sol: Let the two numbers to be added be  $A_1A_0$  and  $B_1B_0$ . Let the resulting sum be  $S_1S_0$ . Let the carries be  $C_{in}$  and  $C_{out}$ . Finally, let  $C_0$  be the carry from the first bit added (saves writing).

$$S_0 = A_0 \oplus B_0 \oplus C_{in} \tag{3.7}$$

$$C_0 = A_0 \cdot B_0 + A_0 \cdot C_{in} + B_0 \cdot C_{in} \tag{3.8}$$

$$S_1 = A_1 \oplus B_1 \oplus C_0 \tag{3.9}$$

$$C_{out} = A_1 \cdot B_1 + A_1 \cdot C_0 + B_1 \cdot C_0 \tag{3.10}$$

Putting this in sum of products form yields

$$S_{0} = A'_{0} \cdot B'_{0} \cdot C_{in} + A'_{0} \cdot B_{0} \cdot C'_{in} + A_{0} \cdot B'_{0} \cdot C'_{in} + A_{0} \cdot B_{0} \cdot C_{in}$$

$$S_{1} = A'_{1} \cdot B'_{1} \cdot (A_{0} \cdot B_{0} + A_{0} \cdot C_{in} + B_{0} \cdot C_{in}) + A'_{1} \cdot B_{1} \cdot (A_{0} \cdot B_{0} + A_{0} \cdot C_{in} + B_{0} \cdot C_{in})^{*} + A_{1} \cdot B_{1} \cdot (A_{0} \cdot B_{0} + A_{0} \cdot C_{in} + B_{0} \cdot C_{in})^{*} + A_{1} \cdot B_{1} \cdot (A_{0} \cdot B_{0} + A_{0} \cdot C_{in} + B_{0} \cdot C_{in})^{*} + A_{1} \cdot B_{1} \cdot (A_{0} \cdot B_{0} + A_{0} \cdot C_{in} + B_{0} \cdot C_{in})^{*} + A_{1} \cdot B_{1} \cdot (A_{0} \cdot B_{0} + A'_{1} \cdot B'_{1} \cdot A_{0} \cdot C_{in} + A'_{1} \cdot B'_{1} \cdot B_{0} \cdot C_{in}$$

$$= A'_{1} \cdot B'_{1} \cdot (A'_{0} \cdot B'_{0} + A'_{0} \cdot C'_{in} + B'_{0} \cdot C'_{in})$$

$$+ A_{1} \cdot B_{1} \cdot (A'_{0} \cdot B'_{0} + A'_{0} \cdot C'_{in} + B'_{0} \cdot C'_{in})$$

$$+ A_{1} \cdot B_{1} \cdot A_{0} \cdot B_{0} + A_{1} \cdot B_{1} \cdot A_{0} \cdot C_{in} + A_{1} \cdot B_{1} \cdot B_{0} \cdot C_{in}$$

$$+ A'_{1} \cdot B_{1} \cdot A_{0} \cdot B_{0} + A'_{1} \cdot B'_{1} \cdot A_{0} \cdot C_{in} + A'_{1} \cdot B'_{1} \cdot B_{0} \cdot C_{in}$$

$$+ A'_{1} \cdot B_{1} \cdot A'_{0} \cdot B'_{0} + A'_{1} \cdot B_{1} \cdot A'_{0} \cdot C'_{in} + A'_{1} \cdot B_{1} \cdot B'_{0} \cdot C'_{in}$$

$$+ A'_{1} \cdot B_{1} \cdot A'_{0} \cdot B'_{0} + A'_{1} \cdot B_{1} \cdot A'_{0} \cdot C'_{in} + A'_{1} \cdot B_{1} \cdot B'_{0} \cdot C'_{in}$$

$$+ A_{1} \cdot B'_{1} \cdot A'_{0} \cdot B'_{0} + A'_{1} \cdot B'_{1} \cdot A'_{0} \cdot C'_{in} + A'_{1} \cdot B'_{1} \cdot B'_{0} \cdot C'_{in}$$

$$+ A_{1} \cdot B'_{1} \cdot A'_{0} \cdot B'_{0} + A'_{1} \cdot B'_{1} \cdot A'_{0} \cdot C'_{in} + A'_{1} \cdot B'_{1} \cdot B'_{0} \cdot C'_{in}$$

$$+ A_{1} \cdot B'_{1} \cdot A'_{0} \cdot B'_{0} + A_{1} \cdot B'_{1} \cdot A'_{0} \cdot C'_{in} + A'_{1} \cdot B'_{1} \cdot B'_{0} \cdot C'_{in}$$

$$+ A_{1} \cdot B'_{1} \cdot A'_{0} \cdot B'_{0} + A'_{1} \cdot B'_{1} \cdot A'_{0} \cdot C'_{in} + A'_{1} \cdot B'_{1} \cdot B'_{0} \cdot C'_{in}$$

$$+ A_{1} \cdot B'_{1} \cdot A'_{0} \cdot B'_{0} + A'_{1} \cdot B'_{1} \cdot A'_{0} \cdot C'_{in} + A'_{1} \cdot B'_{1} \cdot B'_{0} \cdot C'_{in}$$

$$+ A_{1} \cdot B'_{1} \cdot A'_{0} \cdot B'_{0} + A'_{1} \cdot B'_{1} \cdot A'_{0} \cdot C'_{in} + A'_{1} \cdot B'_{1} \cdot B'_{0} \cdot C'_{in}$$

$$+ A_{1} \cdot B'_{1} \cdot A'_{0} \cdot B'_{0} + A'_{0} \cdot C'_{in} + B'_{0} \cdot C'_{in}$$

$$+ A_{1} \cdot B'_{1} \cdot A'_{0} \cdot B'_{0} + A'_{0} \cdot C'_{in} + B'_{0} \cdot C'_{in} + A'_{0} \cdot B'_{0} \cdot A'_{0} \cdot B'_{0} \cdot A'_{0} \cdot B'_{0} \cdot$$

 $+B_1 \cdot A_0 \cdot B_0 + B_1 \cdot A_0 \cdot C_{in} + B_1 \cdot B_0 \cdot C_{in}$ 

3.2. GENERATE 17

#### 3.2 Generate

The Verilog generate command is a powerful tool. Consider the code to generate a ripple carry adder below.

Listing 3.1: Ripple adder

```
'timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 09/07/2017 03:12:03 AM
// Design Name:
// Module Name: ripple
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
  Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module ripple#(parameter bits=8)(
   input [bits -1:0] x,
   input [bits -1:0] y,
   input mode,
   input cin,
   output [bits -1:0] sum,
   output cout
   );
   wire [bits:0] carry;
   wire [bits -1:0] ty;
   assign carry[0] = cin;
   assign cout=carry[bits];
   generate
   genvar i;
   for (i=0; i< bits; i=i+1) begin: fa
      assign #10 ty[i]= y[i]^mode;
      assign #10 carry [i+1]= x[i]&ty[i] | x[i]&carry[i] | ty[i]&carry[i];
      assign #10 sum[i]= x[i]^ty[i]^carry[i];
   end
   endgenerate
```

#### endmodule

# 3.3 Assignment

Build 8-bit adders for:

- 1. ripple carry adder
- 2. conditional sum adder
- $3.\$ block carry lookahead, with  $4 ext{-bit}$  blocks

# PWM Dimmer

## 4.1 Pulse Width Modulation

Pulse width modulation is a direct way to drive analog devices with a digital output. Since it does not require any additional equipment, it is very popular in a number of applications. The basic idea is similar to a bang-bang control<sup>1</sup>, but unlike typical bang-bang controls the cycle time is set very short so the output is effectively a weighted averaged, since most systems function like a low pass filter. The weighting is due to the duty cycle, which is the fraction of the cycle time that the output is on/high. If the output power of the digital line is P and the duty cycle is d, then the effective power is  $P_e = dP$ .

Pulse width modulation is very effective in simple servos, LEDs, and other simple devices that need to be driven by a digital controller. They are particularly common in hobby applications, but also find use in telecommunications, monitors, fans, and pumps. You can time them off the leading edge, trailing edge, or center of the edges, which results in three slightly different versions, but all are identified as PWM versions.

## 4.2 Assignment for all

Do Experiment 4.7.2 PWM and LED Dimmer from the Book.

#### 4.3 Graduate Student Additional Work

Incorporate your dimmer in the LED time-multiplexing circuit of 4.5.1. In order to do this, you need more than 8 switches. Since this is only for testing, use switches 0-7 for the original circuit and also use 0-3 for the dimmer. This has duplication but does not produce any issues for demonstration purposes. Note: basic code for the system is available in the starter code from the book available from the class GitHub.

<sup>&</sup>lt;sup>1</sup>Bang-bang controls are best known in thermostats, where the system is on or off, but not in any state in between.

# Parking Lot

#### 5.1 Is the Lot Full

Knowing if a parking lot is full, allows us to advise motorists as well as store usage data to plan for future additions. Since many parking lots were not designed around controlling entrance and exit of vehicles or people, retrofitting a parking lot for a counter becomes an issue. Additionally, many entrances are two-way, creating further complications. You are part of a team that will be building a sensor for retrofitting small parking lots (< 100 cars). As such the expense of cutting through the road to put car sensors is prohibitive, so a light based sensor (see Figure 5.11 in the book) has been selected. In 5.5.3, the method of determining if a car is entering or exiting is outlined, but there are many other exceptions, such as a car starting to enter and then backing up. You may assume the sensors are spaced to be able to identify a car from smaller objects like people or bikes since the latter will only trip one sensor at a time, while cars will trip both. Such a system could be tricked by two people, however, so you may assume for simplicity that the lanes to the parking lot are not high foot traffic areas.

#### 5.2 Task

Design, implement, test, and document your solution to 5.5.3 in the textbook. For graduate students: assume there are two entry/exit points so your counter must handle multiple sensor units sending inc and dec signals.

# Babbage Difference Engine Emulation Circuit

#### 6.1 Newton's Differences

Newton's method of differences is foundational to interpolation, where it comes in as divided differences, and as a simplification of calculus. Essential each difference is approximating a derivative. You calculate the differences between successive steps, say f(n) and f(n-1) for the values of n that are in a region of interest. If the differences are constant you are done, if not take the differences of these. Repeat until they become constant. Since differences approximate derivatives, repeatedly performing differences on finite polynomials will eventually result in a constant. For example consider performing Newton's differences on  $f(n) = n^2$ ,

Notice after two differences you end up with a constant difference of 2, which is the same as the second derivative of the function. Note this is not an accident, since it is following the leading coefficient. It works for both the points and algebraically due to the leading coefficient being the important part, but note the intermediate terms are not exactly the derivative<sup>1</sup>, but are needed to keep the scales right given the jump between each integer.

You can also try this on  $f(n) = n^3$  (or any other finite polynomial),

For non-polynomials or infinite polynomials it will keep going but the intermediates are meaningful due to Taylor Series approximation. If you are interested in going further with this take a course on numerics (a much beloved field of mine...), though this is as much as we need.

## 6.2 Babbage's Difference Engine

This is what Babbage implemented in his famous difference engine (and expanded on in the analytic engine), and which Lady Ada Lovelace became the first programmer due to her love of and skill with mathematics.

<sup>&</sup>lt;sup>1</sup>This leads to the need for Newton to develop infinitesimals to fix it, that in turn led to Calculus

Together this idea brings together three of the great events of computer history, which is why we will build it (something Babbage was not able to due to the cost and time. The process is nicely described in Experiment 6.5.7 Babbage Difference Engine Emulation Circuit from the book. Steps 1-4 are the methodology, step 5 just asks you to redo the design for a second system. Design and implement for both polynomials  $(f(n) = 2n^2 + 3n + 5 \text{ and } h(n) = n^3 + 2n^2 + 2n + 1)$ . Calculate the algebraic form

#### 6.3 Graduate Students

Babbage's difference engine can be generalized to where you can input the parameters for each of the sub-functions. Design a system that would work for any second or third order polynomial by inputting coefficients. Include the design with explanation (you don't have to build it) in your report in addition to the work the undergrads must do.

# Appendix A

# Github

Git is a version control system originally developed by Linus Torvalds to do the Linux OS development. Github is a git web service that I will be using to develop the labs. You can get the manual and code from: https://github.com/KeithEvanSchubert/Advanced\_Digital\_Logic.git