

oneAPI AI Technical Advisory Board Meeting

# oneDNN for A64FX SVE and MLPerfHPC challenge

Feb. 10, 2021 Kentaro KAWAKAMI(<u>kawakami.k@fujitsu.com</u>) Senior Researcher Fujitsu Laboratories Ltd.

## Acknowledgements



- We would like to thank Intel for releasing the wonderful software, oneDNN, as OSS.
- Thanks to oneDNN, we have made great progress in developing AI processing software for Supercomputer Fugaku and Fujitsu's products.

#### Motivation



We have been porting oneDNN for SVE512(Armv8-A + Scalable Vector Extension (SVE)) for Supercomputer Fugaku, two consecutive Top500 winner. oneDNN for SVE512 runs on Fugaku and other HPC server products (FX1000/700(\*1)).

■ SVE is an instruction extension of Armv8-A CPU for HPC.

■ A64FX(\*2) is the world first CPU to support SVE.



<sup>\*1</sup> https://www.fujitsu.com/downloads/JP/jsuper/a64fx/a64fx infographics en.pdf

<sup>\*2</sup> https://www.fujitsu.com/downloads/JP/jsuper/a64fx/a64fx datasheet en.pdf

## Deep Learning Software Stack for A64FX



| Application | ResNet Mask R-CNN NMT BERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Framework   | TensorFlow PyTorch Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Library     | <ul> <li>oneDNN for SVE512 (Armv8-A + SVE512)</li> <li>Interfaces for frameworks</li> <li>Thread control</li> <li>Primitive(operation kernel) selection</li> <li>Input/output data reordering for efficient processing, and data format conversion (fp32, int8, int32, etc)</li> <li>Just-In-Time (JIT) code generation</li> <li>JIT assembler for x64 -&gt; Xbyak for Armv8-A -&gt; Xbyak_aarch64(*1)</li> </ul> We can reuse these this portion>From Framework's point of view, oneDNN for SVE512 can be used in the same way as the original oneDNN is used. We have customized and optimized this portion for Armv8-A + SVE512 to obtain the best performance of A64FX. |

Hardware

#### Fujitsu A64FX

\*1 Mitsunari-san of Cybozu Labs, developer of Xbyak(kəi-bja-k) for x64, gave us technical advice and helped our development.

#### oneDNN for SVE512 Development Status



| Primitimve                                                         | Data type | JIT impl. for SVE512           |                           |                    |                                            |  |
|--------------------------------------------------------------------|-----------|--------------------------------|---------------------------|--------------------|--------------------------------------------|--|
| (Operation kernel)                                                 |           | Fujitsu's<br>fj_main<br>branch | Pulll requested to Intel? | Merged into Intel? | To be ported                               |  |
| Batch_norm                                                         | f32       | Partially done(*1)             | <b>←</b> (*1)             | ←(*1)              | jit_uni_tbb_batch_nomalization.cpp         |  |
|                                                                    | s8        | Done                           | $\leftarrow$              | $\leftarrow$       |                                            |  |
| Convolution                                                        | f32       | Done                           | Partially<br>done         | Ongoing            | Expand acceptable tensor shapes            |  |
| Convolution                                                        | s8/u8     | Done                           | Partially<br>done         | Ongoing            | Expand acceptable tensor shapes            |  |
| Eltwise                                                            | f32       | Partially<br>done              | <b>←</b>                  | $\leftarrow$       | alg=pow, sigmoid                           |  |
|                                                                    | s8/u8/s32 | Done                           | $\leftarrow$              | $\leftarrow$       |                                            |  |
| Pooling                                                            | f32       | Done                           | $\leftarrow$              | $\leftarrow$       |                                            |  |
| Pooling                                                            | s8/u8     | Done                           | $\leftarrow$              | $\leftarrow$       |                                            |  |
| Reorder                                                            |           | Partially done(*2)             | Partially<br>done(*2)     | <b>←</b> (*2)      | jit_single_blk_kernel_t, jit_blk_reorder_t |  |
| Softmax                                                            |           | Done                           | $\leftarrow$              | $\leftarrow$       |                                            |  |
| Injector (post_ops. fusion such as Eltwise after convolution, etc) |           | Done                           | Ongoing                   |                    |                                            |  |

<sup>\*1</sup> JIT impl. for ASIMD is also partially done.

Thanks to Intel's help, our source code has been merged into the original oneDNN. Eventually, we want to put everything of our port into the original.

<sup>\*2</sup> No SVE instructions are used, but SVE 512 availability is checked. It may be possible to lower ISA limit to ASIMD.

#### Performance Improvement of oneDNN for SVE512



■ Appropriate use of SVE instructions to fully exploit the



## Deep Learning Software Stack for A64FX





<sup>\*1</sup> Mitsunari-san of Cybozu Labs, developer of Xbyak(kəi-bja-k) for x64, gave us technical advice and helped our development.

### MLPerf HPC v0.7 results



- Both Closed and Open division, our results outperformed other sites.
  - Closed division

https://mlperf.org/training-results-0-7

|   | Submitter         | System    | Processor           | #    | Accelerator | #   | Software                        | Time [min] |
|---|-------------------|-----------|---------------------|------|-------------|-----|---------------------------------|------------|
| ٨ | Fujitsu           | ARCI      | Xeon Gold<br>6148   | 256  | NVIDIA V100 | 512 | TensorFlow                      | 34.42      |
|   | Fujitsu/<br>RIKEN | Fugaku    | A64FX               | 8192 | -           | -   | TensorFlow + Mesh TensorFlow    | 101.49     |
| ٨ | NCSA              | HAL       | POWER 9 model 2.2   | 32   | NVIDIA V100 | 64  | TensorFlow                      | 265.59     |
|   | Fujitsu/<br>RIKEN | Fugaku    | A64FX               | 512  | -           | -   | TensorFlow +<br>Mesh TensorFlow | 268.77     |
|   | CSCS              | Piz Daint | Xeon E5-<br>2690 v3 | 256  | NVIDIA P100 | 256 | TensorFlow                      | 327.01     |
|   | LBNL              | Cori GPU  | Xeon Gold<br>6148   | 16   | NVIDIA V100 | 64  | TensorFlow                      | 364.73     |

Open division

#### oneDNN for SVE512 inside!

| Submitter         | System   | Processor         | #     | Accelerator | #    | Software                    | Time [min] |  |
|-------------------|----------|-------------------|-------|-------------|------|-----------------------------|------------|--|
| Fujitsu           | ABCI     | Xeon Gold<br>6148 | 1024  | NVIDIA V100 | 2048 | TensorFlow                  | 13.21      |  |
| Fujitsu/<br>RIKEN |          | A64FX             | 16384 | -           |      | TensorFlow + Mesh TensorFlo | w 30.07    |  |
| LBNL              | Cori KNL | Xeon Phi<br>7250  | 1024  | -           | -    | Tensorflow                  | 419.69     |  |

# Improvements for MLPerf HPC other than oneDNN for SVE512



- Improve data staging time
  - Shared SSD storage
  - Compress data
  - Data loader
- Use data pre-read for verification process
- Use Keras auto mixed-precision to reduce calculation workload
- Optimize batch size and other hyper parameters
- Use Mesh-TensorFlow to calculate in model parallel fashion
  - →We are planning to submit a pull request of Mesh-TensorFlow soon.

For Fugaku, this technique was essential to obtain the best performance of very large-scale system.

## Scaling of Throughput for Global Batch Sizes





- The total throughput scales out almost ideally with data parallelism. 8K nodes achieve 92.9% of "(throughput of 128 nodes) x 64)".
- But if we simply increase # of node only with data parallelism, # of epochs, # of iteration to achieve required training accuracy, also increases as shown in the next page.

#### The Number of Epochs to Converge for Different Batch Sizes



| Global batch sizes | # Epochs         | Increase ratio of # epochs | Speed-up ratio                                |
|--------------------|------------------|----------------------------|-----------------------------------------------|
| 512                | Around 45        | 1                          | 1                                             |
| 2048 × 4           | 90 - 100 × 2.1   | 2.1                        | 1.90 ⋛ (≓ 4 / 2.1)                            |
| 4096 × 2           | 150 - 160 × 1.63 | 1.63                       | 1.23 <del>€</del> (≓ <b>2</b> / <b>1.63</b> ) |
| 8192 × 2           | 290 - 310 × 1.94 | 1.94                       | 1.03                                          |

Throughput scales out as shown in the previous page.

But # of epochs increases so as to global batch size.

Therefore, the total speed-up of deep learning training is limited despite the increased # of nodes (batch size).

- The total speed-up ratio by data parallelism is limited to batch size = 4096 even if throughput scales ideally.
  - For DeepCAM, speedup ratio is limited to batch size 2048
- In the current benchmarks, **model parallelism is necessary** in order to reduce runtime by scaling more than 4096 nodes (CPUs or accelerators).

# Mesh-TensorFlow for (multi-process)×(model and data parallelisms)



- Mesh-TensorFlow(MTF) converts NN into several operations in order to work in model parallel.
- We modified MTF in order to work in multi-process model and data parallelisms.
  - This MTF may work with not only A64FX, but also x64 and other Armbased CPUs. We can submit a pull request of our code if original MTF can accept it.

■ TensorFlow framework is not modified except for oneDNN for SVE512

and BLAS libraries for A64FX.



| Our changes from the original |                 |            |
|-------------------------------|-----------------|------------|
| Support                       | Original<br>MTF | Our<br>MTF |
| 2x2x2 conv3d                  | No              | Yes        |
| Model parallel                | Yes             | Yes        |
| Data parallel                 | No              | Yes        |
| Multi process                 | No              | Yes        |

## Scaling for Global Batch Sizes





- Our modification for Mesh-TensorFlow, model and data parallelism, keeps the scaling out of total throughput.
  - In fact, our Mesh-TensorFlow achieves better throughput.

## Speedup Ratio of Data + Model Parallelisms





# Estimated Runtime Reduction, If Batch Size Limitation is Relaxed





- For Fugaku-ideal, assume the number of epochs does not increase up to batch size 16384 and model parallelism scales by 2x using 4 processes per data
- If the rule was relaxed, lowering training accuracy, runtime of Fugaku (and other large-scale supercomputers) would be greatly reduced.

## Future plans



- We continue submitting pull requests of our porting work, oneDNN, PyTorch and TensorFlow.
- Our next target applications are shifting to Mask R-CNN, NMT, BERT. We will tune oneDNN for SVE512 to make these applications faster.
  - So far, we have been developing targeting to ResNET50 and MLPerfHPC.
- To accelerate development with Arm/Linaro/OSS community, we are also releasing the source codes and publishing TechBlogs.

#### Github repositories

https://github.com/fujitsu/oneDNN/tree/fj main

https://github.com/fujitsu/xbyak\_aarch64

https://github.com/fujitsu/xbyak translator aarch64

https://github.com/fujitsu/pytorch https://github.com/fujitsu/A64FX

etc.

#### TechBlog

https://blog.fltech.dev/entry/202 0/11/19/fugaku-onednn-deepdive-en



shaping tomorrow with you



## Appendix

■ If you are interested in our customize of Mesh-TensorFlow, please refer this appendix and our source code submitted to MLPerf Training v0.7 Results (<a href="https://mlperf.org/training-results-0-7">https://mlperf.org/training-results-0-7</a>).

#### An Alternative Mesh Model



- We do not use a mesh model of original MTF for multi-process support.
  - The mesh model of original MTF assumes a common address spaces.
- We defined an alternative mesh model using MPI communicator.
- e.g.) Halo exchange between multi processes
  - Our MTF has "SendRecv Operation" using mpi4py and exchanges the buffers between processes.



#### Model Parallelism in CosmoFlow





Data loader

Each process in model parallelism has same input data and clips the input data according to the own process number in model parallelism.

#### Conv3d layers

- Model parallelism is applied.
- Communicates halo using send/recv function of mpi4py.
- Each process has same weights.
  - Using same initializer as reference model.
  - Each process initialized with same seed number.

#### Conv3d\_to\_dense layer

Calls allgather communication and concatenates each received buffer.

#### Dense layers

- Model parallelism is Not applied
- Each process in model parallelism is given the same input by allgather operation
- Each process has same weights.

### Computing Gradients in Data + Model parallelisms



- Since each conv3d layer calculates gradients for the divided inputs, the gradients are divided by the number of model parallel processes.
  - For dense layers, the gradients are divided by the number of data + model parallel processes

