# Logic Gates and Typical Functional Blocks

Lecturer: Annie Guo

#### **Logic Gates**

- Virtually all problems can be solved by digital circuits and systems
- The basic elements of digital circuits are <u>logic gates</u>
- Logic gates
  - ideally have signals of two levels: high and low
  - perform <u>logic functions</u>, such as NOT, AND, OR, NAND, NOR
- Logic gates can be represented by symbols and their functions can be described using <u>truth tables or logic</u> <u>expressions</u>.
- Some typical examples are given in the next three slides.

# **NOT, AND & OR Gates**

|     | symbol                                 | expression         | function                  |                                             |  |  |  |  |
|-----|----------------------------------------|--------------------|---------------------------|---------------------------------------------|--|--|--|--|
| NOT | X————————————————————————————————————— | $Z = \overline{X}$ | X Z 0 1 1 0               | X Z low high high low                       |  |  |  |  |
| AND | X<br>Y                                 | Z = X•Y            | X Y X•Y 0 0 0 0 1 0 1 0 0 | X Y X•Y  low low low  low high low high low |  |  |  |  |
| OR  | X                                      | Z = X+Y            | 1 1 1 X Y X+Y 0 0 0 0     | high high high  X Y X+Y  low low low        |  |  |  |  |
|     |                                        |                    | 0 1 1<br>1 0 1<br>1 1 1   | low high high<br>high low high<br>high high |  |  |  |  |

#### **NAND & NOR Gates**

|      | symbol | expression                 | function                            |
|------|--------|----------------------------|-------------------------------------|
| NAND | X<br>Y | $Z = \overline{X \cdot Y}$ | X Y X•Y  0 0 1  0 1 1  1 0 1  1 1 0 |
| NOR  | X<br>Y | $Z = \overline{X+Y}$       | X Y X+Y 0 0 1 0 1 0 1 0 0 1 1 0     |

#### **XOR & XNOR Gates**

|      | symbol | expression                  | function                                                                                |
|------|--------|-----------------------------|-----------------------------------------------------------------------------------------|
| XOR  | X—) Z  | Z = X⊕Y                     | X Y X⊕Y<br>0 0 0                                                                        |
|      |        |                             | 0 1 1<br>1 0 1<br>1 1 0                                                                 |
| XNOR | X<br>Y | $Z = \overline{X \oplus Y}$ | X         Y         X⊕Y           0         0         1           0         1         0 |
|      |        |                             | 1 0 0<br>1 1 1                                                                          |

#### **Functional Blocks**

- With basic logic gates we can build up different functional blocks such as
  - Adders
  - Multiplexers
  - Decoders
  - Latches
  - Registers
  - Counters

#### Adders (1/3)

- One bit adder
  - Truth table
  - Logic function

Sum:  $S = A \oplus B$ 

Carry:  $C = A \cdot B$ 

| Α | В | S | С |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 1 |

- Digital circuit

Symbol



#### **Adders (2/3)**

- One bit adder with carry
  - Called Full Adder
  - Symbol



- Function
  - Adding three 1-bit numbers

| A | В | C <sub>in</sub> | S | C <sub>out</sub> |
|---|---|-----------------|---|------------------|
| 0 | 0 | 0               | 0 | 0                |
| 0 | 0 | 1               | 1 | 0                |
| 0 | 1 | 0               | 1 | 0                |
| 0 | 1 | 1               | 0 | 1                |
| 1 | 0 | 0               | 1 | 0                |
| 1 | 0 | 1               | 0 | 1                |
| 1 | 1 | 0               | 0 | 1                |
| 1 | 1 | 1               | 1 | 1                |

#### Adders (3/3)

- n-bit adder
  - Symbol



- Function
  - Adding two n-bit numbers
    - The result is the n-bit sum and 1-bit carry

#### Multiplexers

- Function:
  - A multiplexer selects one input among multiple inputs and passes it to output.
    - The selection is controlled by control signal S<sub>n-1</sub> ~S<sub>0</sub>
- The symbol:



#### **Example**

• 4:1 multiplexer



Function:

When 
$$S_1S_0 = 00$$
, Y=D0  
When  $S_1S_0 = 01$ , Y=D1  
When  $S_1S_0 = 10$ , Y=D2  
When  $S_1S_0 = 11$ , Y=D3

#### **Decoders**

#### Function:

- A decoder converts an n-bit input code to an m-bit output code
  - $n \le m \le 2^n$
  - each valid input code word produces a unique output code
- Typical n-to-2<sup>n</sup> decoder

One line of outputs represents a specific input combination

– The symbol:



# **Example**

• 3-to-8 register file address decoder



• Function:

| Address  |    |    | 0  | utp        | ut        |           |           |    |
|----------|----|----|----|------------|-----------|-----------|-----------|----|
| A2 A1 A0 | B0 | B1 | B2 | <b>B</b> 3 | <b>B4</b> | <b>B5</b> | <b>B6</b> | B7 |
| 0 0 0    | 1  | 0  | 0  | 0          | 0         | 0         | 0         | 0  |
| 0 0 1    | 0  | 1  | 0  | 0          | 0         | 0         | 0         | 0  |
| 0 1 0    | 0  | 0  | 1  | 0          | 0         | 0         | 0         | 0  |
| 0 1 1    | 0  | 0  | 0  | 1          | 0         | 0         | 0         | 0  |
| 1 0 0    | 0  | 0  | 0  | 0          | 1         | 0         | 0         | 0  |
| 1 0 1    | 0  | 0  | 0  | 0          | 0         | 1         | 0         | 0  |
| 1 1 0    | 0  | 0  | 0  | 0          | 0         | 0         | 1         | 0  |
| 1 1 1    | 0  | 0  | 0  | 0          | 0         | 0         | 0         | 1  |

#### **Multi-operation Unit**

- Perform following1-bit logic operations:
  - AND, OR, XOR, NOT



Constructed with functional components

#### **ALU**

- Perform arithmetic and logic operations
  - such as addition, subtraction, logic AND, logic OR
- Symbol:
  - A, B are operands, S selects one of operations that can be performed by ALU



# **Example**

| Operation selection<br>S2 S1 S0 | Operation   |
|---------------------------------|-------------|
| 0 0 0                           | Addition    |
| 0 0 1                           | Subtraction |
| 0 1 0                           | AND         |
| 0 1 1                           | OR          |
| 1 0 0                           | XOR         |
| 1 0 1                           | NOT         |
| 1 1 0                           | Increment   |
| 1 1 1                           | Transfer    |

COMP9032

## Latches and Flip Flops (1/3)

- Can be constructed in many ways.
- 2-NAND-gate latch (1 bit)
  - R=0, reset the latch
  - S=0, set latch
  - S = R = 1, the data is retained



#### Latches and Flip Flops (2/3)

- Clocked latch uses clock to control the latch operation
  - When Clk=1,
    - S=1, set the latch
    - R=1, reset the latch
    - S=R=0, the data is retained
  - When Clk=0,
    - Data is retained



## Latches and Flip Flops (3/3)

- Flip Flops use clock edges to trigger the datastore operation.
  - A very commonly used Flip Flop is D FF
    - On the rise edge of clock, the input data D is locked into the D flip flop



D Q(n+1)
0 0
1 1

Timing diagram



# Registers (1/3)

- A register is a collection of latches/FFs
  - storing a vector of bit values
- Symbol



COMP9032

20

## Registers (2/3)

4-bit Parallel In Parallel Out (PIPO) registers.

The 4-bit input  $\mathbf{I_3I_2I_1I_0}$  is "loaded" (copied to the output  $\mathbf{Q_3Q_2Q_1Q_0}$  of the **D FFs**) on the rising clock edge, and that output is held until the next clock edge.



## Registers (3/3)

4-bit Serial In Parallel Out (SIPO) registers.

On the clock edge, the output of each flipflop is passed to the next flip-flop in the chain. The input signal is fed serially (one bit at a time) into the first flip-flop. The flipflop outputs are available in parallel.



COMP9032 22

# Counters (1/2)

- A counter increases/decrease its value every clock cycle.
- Symbol



COMP9032 23

## Counters (2/2)

4-bit counter

#### The counter has

- a synchronous load
- an asynchronous clear

The counter counts through 0, 1, 2, ..., 15, 0

