# Chapter 3 : Verilog Fundamentals

- Verilog HDL
- Language Basics



#### What is an HDL?



- A Hardware Description Language (HDL) is a software programming language used to model the intended operation of a piece of hardware.
- The difference between an HDL and "C"
  - Concurrency
  - Timing
- A powerful feature of the Verilog HDL is that we can use the same language for describing, testing and debugging the system.

# **History of Verilog**

- Verilog was developed by Gateway Design Automation as a simulation language in 1983.
   Cadence purchased Gateway in 1989 and placed the Verilog language in the public domain. Open Verilog International (OVI) was created to develop the Verilog language as an IEEE standard. The definitive reference guide to the Verilog language is now the Verilog LRM, IEEE Std 1364-1995 [1995].
- Verilog is a fairly simple language to learn, especially if you are familiar with the C programming language.

# **Verilog Coding**

Basic Verilog Concepts
Code Structure



# **Basic Verilog Concepts**

Comments Identifiers Logic Values Data Types Numbers Strings



## **Verilog Comments**

- Single line comments:
  - Begin with "//" and end with a carriage return
  - . May begin anywhere on the line.
- Multiple line comments:
  - Begin with "/\*" and end with a "\*/"
  - May begin and end anywhere on the line
  - Everything in between is commented out
- Coding style tip Use single line comments for comments. Reserve multi-line comments for commenting out a section of code.





#### **Identifiers**



- · Identifiers are names assigned by the user to Verilog objects such as modules, variables, tasks etc.
- An identifier may contain any sequence of letters, digits, a dollar sign '\$', and the underscore '\_' symbol.
- The first character of an identifier must be a letter or underscore; it cannot be a dollar sign '\$', for example. We cannot use characters such as '-' (hyphen), brackets, or '#' in Verilog names (escaped identifiers are an exception).

## **Escaped Identifiers**



- Escaped identifiers start with a backslash (\) and end with white space (White space characters are space, tabs,
- carriage returns). Gate level netlists generated by EDA tools (like DC) often have escaped identifiers
- Examples:
  - Vclock = 0;
  - $\a^*b = 0$ :
  - \5-6
  - \bus\_a[0]
  - \bus\_a[1]

#### module identifiers; /\* Multiline comments in Verilog look like C comments and // is OK in here. \*. // Single-line comment in Verilog. reg legal\_identifier, two\_underscores; reg \_OK,OK\_,OK\_\$,OK\_123,CASE\_SENSITIVE, case\_sensitive; reg Vclock ,\a\*b ; // Add white\_space after escaped identifier g \$\_BAD,123\_BAD; // Bad names even if we declare them! initial begin legal\_identifier = 0; // Embedded underscores are OK, two\_\_underscores = 0; // even two underscores in a row. \_OK = 0; // Identifiers can start with underscore OK\_ = 0; // and end with underscore OK\$ = 0; // \$ sign is OK. OK\_123 =0; // Embedded digits are OK. CASE\_SENSITIVE = 0; // Verilog is case-sensitive (unlike VHDL). case sensitive = 1; Vclock = 0; // An escaped identifier with \ breaks rules \a\*b = 0; // but be careful to watch the spaces! \$display("Variable CASE\_SENSITIVE= %d",CASE\_SENSITIVE); \$display("Variable case\_sensitive= %d",case\_sensitive); \$display("Variable Vclock = %d",Vclock ); $\frac{\arrown \arrown \a$ An Example

#### Simulation Result of the Example



Variable CASE\_SENSITIVE= 0 Variable case sensitive= 1

Variable /clock = 0

Variable  $\a^*b = 0$ 

#### Logic values



- Verilog has 4 logic Values:
  - '0' represents zero, low, false, not asserted.
  - '1' represents one, high, true, asserted.
  - 'z' or 'Z' represent a high-impedance value, which is usually treated as an 'x' value.
  - 'x' or 'X' represent an uninitialized or an unknown logic value--an unknown value is either '1', '0', 'z', or a value that is in a state of change.

#### **Data Types**

- Three data type classes:
  - Nets
    - Physical connections between devices
  - Registers
    - Storage devices, variables.
  - Parameters
    - Constants

#### **Nets**

- · Most common Net types
  - wire and tri (which are identical);
  - supply1 and supply0 (which are equivalent to the positive and negative power supplies respectively).
- The wire data type is analogous to a wire in an ASIC. A wire cannot store or hold a value. A wire must be continuously driven by an assignment statement. The default initial value for a wire is 'z'
- Coding style tip Use "tri" instead of "wire" as a visual indicator for more than one driver on a net.
- Other net types: wand, wor (synthesizable): trior. triand, trireg, tri1, tri0(not synthesizable).



#### Registers

- A register data type is declared using the keyword reg and is comparable to a variable in a programming language.
- A storage device. But a reg is not always equivalent to a hardware register, flip-flop, or latch.
- On the LHS of an assignment a register data type is updated immediately and holds its value until changed again.
- The default initial value for a reg is 'x'.

// scalar reg variable // vectored reg variable reg a; reg [7:0] in\_bus;

#### **Parameters**



- parameters:
  - run-time constant
  - used anywhere a literal may
  - for synthesis, must be integer and must be defined before being used

parameter <[msb:lsb]> identifier = value <, identifier = value ...>; examples: parameter [2:0] a = 1: // 3-bit parameter depth = 32,// default depth width = 8//default width

#### Numbers



- Constant numbers are integer or real constants
- Integers may be sized or unsized.
  - Syntax: <size>'<base><value> where:
    - <size> is the number of bits
    - <br/> <base is b or B (binary), o or O (octal), d or D (decimal), h or H (hex)
    - <value> is 0-9 a-f A-F x X z Z ?
      Examples: 2'b01, 6'o243, 78, 4'ha,
- Default radix is decimal, i.e. 1=1'd1
- underscores (\_ ) are ignored (use them as you would commas), e.g. 836\_234\_408\_566\_343
- a "?" is interpreted as Z (high impedance), 2'b??=2'bzz
- When <size> is less than <value> the upper bits are truncated, e.g. 2'b101->2'b01, 4'hfcba->4'ha

#### **Points to Note**



4'b01 -> 4'b0001, 16'h0 -> 16'h0000 4'b11 -> 4'b0011, 16'h1 -> 16'h0001

- When <size> is greater than <value>, and the left-most bit of <value> is an x then the x value is extended to <size>
  - 4'bx1 -> 4'bxxx1, 16'hx -> 16'hxxxx
- When <size> is greater than <value>, and the left-most bit of <value> is a z then the z value is extended to <size>
- 4'bz1 -> 4'bzzz1, 16'hz ->16'hzzzz
- Real numbers may be either in decimal or scientific notation
  - Syntax: <value>.<value> or <mantissa>e<exp>
    - 6.439 or 5.3e6

#### **Examples**

• 3.14 decimal notation

6.4e3 scientific notation for 6400.0
16'bz 16 bit z (z is extended to 16 bits)

• 83 unsized decimal

8'h08 bits with 0 extended to 8 bits2'ha52 bits with upper 6 bits truncated

(binary equivalent = 01)

• 2\_000\_000 2 million

• 16'h0x0z 16'b0000xxxx0000zzzz

 Coding style tip - don't use "?" in a number to indicate high impedance. It only adds confusion. If you want high impedance use "z"!!

#### **Strings**

- Strings are enclosed in double quotes and are specified on one line.
- Verilog recognizes normal C escape Characters (\t, \n, \\, \",%%).

#### examples:

parameter A\_String = "abc";
// string constant, must be on one line
parameter Say = "Say \"Hey!\"";

// use escape quote \" for an embedded quote

parameter Tab = "\t"; // tab character

# Code Structure Design Entities Verilog Module Basics

# **Design Entities**



- The module is the basic unit of code in the Verilog language.
- Example

module holiday\_1(sat, sun, weekend);

input sat, sun;

output weekend;

assign weekend = sat | sun;

endmodule

#### data type declarations **Verilog Module** procedural blocks continuous assignments Modules contain user defined tasks & function declarations primitive instances module instances functionality specify blocks • timing endmodule syntax: module module\_name (signal, signal,... signal ); ; //content of module .. endmodule



#### **Module Port Declarations**

larations

- Scalar (1bit) port declarations:
  - port\_direction port\_name, port\_name ...;
- · Vector (Multiple bit) port declarations:
  - port\_direction [port\_size] port\_name, port\_name ...;
- port\_direction: input, inout (bi-directional) or output
- port\_name : legal identifier
- port\_size : is a range from [msb:lsb]

input a, into\_here, george;// scalar ports
input [7:0] in\_bus, data; //vectored ports
output [31:0] out\_bus; //vectored port
inout [maxsize-1:0] a\_bus;//parameterized port

#### Using the ports of a module module incrementer(go, out, clk, rst); input go,clk,rst; Driving an output port If an **output** port and a **reg** variable share the same name, Verilog infers output [11:0] out; a wire of that name connecting the two reg[11:0] out; \* This is called an implicit wire. So, the port reflects all changes in the reg value. always @ (posedge clk or negedge rst) if (!rst) out = 12'b0;else if (go) ← out = out +1; Reading an input port An input port can be used directly in endmodule the code as Verilog infers a wire by that name also

#### **Port Connection Rules**



- Inputs:
  - . Internally must be of net data type.
  - Externally the inputs may be connected to a reg or net data type.
- Inouts
  - Internally must be of net data type.
  - Externally must be connected to a net data type.
- Outputs
- Internally may be of net or reg data type.
- Externally must be connected to a net data type.

#### **Module Instances**



- A module may be instantiated within another module.
- There may be multiple instances of the same module.
- · Ports are either by order or by name.
- · Use by order unless there are lots of ports
- Use by name for libraries and other peoples code
- · Can not mix the two syntax's in one instantiation

syntax for instantiation with port order:

module\_name instance\_name (signal, signal,...);

syntax for instantiation with port name:

module\_name instance\_name (.port\_name(signal), .port\_name (signal),...);

module example (a,b,c,d);
input a,b;
output c,d;

example ex\_inst\_1(in\_1, in\_2, w, z); example ex\_inst\_1(in\_1, in\_2, z); skip a por example ex\_inst\_2(in\_1, in\_2, z); // skip a por example ex\_inst\_3(a,w)\_d(x)\_c(y)\_b(z)):

#### **Gate-level Primitives**



- Verilog has pre-defined primitives that implement basic logic functions.
- Structural modeling with the primitives is similar to schematic level design.



# An Example Module simple\_latch (q, qBar, set, clear); input set, clear; output q, qBar;

nand #2 n1(q,qBar,set);
nand #2 n2(qBar,q,clear);
endmodule

set

qBar



- We can define primitive gates (a user-defined primitive or UDP) using a truth-table specification. The first port of a UDP must be an output port, and this must be the only output port (we may not use vector or inout ports).
- An example primitive Adder(Sum, InA, InB); output Sum; input InA, InB; table // inputs : output 00:0: 01:1; 10:1: 11:0: endtable endprimitive

# **User-Defined Functions**

Similar to functions in other programming languages. Functions are useful to model combinational logic (rather like a subroutine)

syntax

function <[ size or type ]> name\_of\_function; input declarations local variable declarations

statement or statement\_group endfunction

- size is optional and is of form [msb:lsb]
- type is optional and is either integer or real
- Returns the value assigned to the name of the function.
- Functions may <u>not</u> contain timing controls (incl. non-blocking procedural assignments).
- Functions must have at least one input.
  - Looks local first then global to module for referenced variables.
- · Functions may be called
  - · within a continuous assignment
- e.g. assign b = func(a);
  - indirectly within an instantiation
- e.g. mod U1 (one, func (a, b) );
  - nested within another function

# **Function - Example**

define TRUE 1 module function\_ex (clk); input clk reg r1,r2,r3;

#### function error; // the function definition

input[7:0] a,b,c; if ((a !=b) && (a !=c))

error = `FALSE; // assign value to the name of the function else error = `TRUE; endfunction

if (error(r1,r2,r3)) // call of the function \$display ("error in reg compare"):

// another example call below

always @ (nosedge clk) d = error(r1,r2,r3); endmodule

· A function can be called where a value may be placed in your code

#### **Operators**





- || (logical or)
- && (logical and) | (bitwise or)
- (bitwise nor)
- ^ (bitwise xor)
  ^~ ~^ (bitwise xnor, equivalence)
- & (bitwise and)
- ~& (bitwise nand)
- == (logical) != (logical) === (case) !== (case) < (lt)
- <= (It or equal) > (at)
- >= (gt or equal) << (shift left)
- >> (shift right)
- + (addition)
- (subtraction)
- \* (multiply)
- / (divide)
- % (modulus)

# **Procedures and Assignments**

**Procedural Assignment** Continuous Assignment Control Statement



#### **Procedures**



- A Verilog procedure is an always or initial statement, a task, or a function.
- The statements within a sequential block (statements that appear between a begin and an end ) that is part of a procedure execute sequentially in the order in which they appear, but the procedure executes concurrently with other procedures.

#### **Procedural Blocks**



- There are two types of procedural blocks:
  - initial blocks executes only once
  - always blocks executes in a loop
- Multiple Procedural blocks may be used, if so the multiple blocks are concurrent.
- Procedural blocks may have:
  - Timing controls which delays when a statement may be executed
  - Procedural assignments
  - · Programming statements

#### **Procedural Statement Groups**



- When there is more than one statement within a procedural block the statements <u>must</u> be grouped.
- Sequential grouping: statements are enclosed within the keywords begin and end.
- An example

```
always
begin
a = 5; // executed 1st
c = 4; // executed 2nd
wake_up = 1; // executed 3rd
end
```

# Timing Controls (procedural delays) • #delay - simple delay • Delays execution for a specific number of time steps. #5 reg\_a = reg\_b; • @ (edge signal) - edge-triggered timing control • Delays execution until a transition on signal occurs. • edge is optional and can be specified as either posedge or negedge. • Several signal arguments can be specified using the keyword or. • An example : always @ (posedge clk) reg\_a = reg\_b; • wait (expression) - level-sensitive timing control • Delays execution until expression evaluates true • wait (cond\_is\_true) reg\_a = reg\_b;



# **Procedural assignments**



- Assignments made within procedural blocks are called procedural assignments.
  - Value of the RHS of the equal sign is transferred to the LHS
  - LHS must be a register data type (reg, integer, real). NO NETS!
  - RHS may be any valid expression or signal

```
always @ (posedge clk)
begin
a = 5; // procedural assignment
c = 4*32/6; // procedural assignment
wake_up =$time; // procedural assignment
end
```

# **Blocking Assignments**



- · Blocking assignments.
  - RHS expression evaluated and assignment is scheduled.
- Delayed Blocking assignments.
  - Evaluation of the assignment is delayed by the timing control.
  - RHS expression evaluated and assignment is scheduled.

```
Blocking assignment:
initial
begin
a = b;
c = d;
end
```





# **Non Blocking Assignments**

- The nonblocking procedural assignment statement allows execution in a sequential block to continue and registers are all updated together at the end of the current time step.
  - . RHS expression evaluated.
  - Assignment is scheduled at the end of the queue.
  - · Assignment is made at end of the time step.















**Control Statements** 

Conditional

procedural blocks

Looping

• Two types of programming statements:

· Programming statements only used in

# **Illustration of Assignment Statements** module assignments //... Continuous assignments go here. always // beginning of a procedure begin // beginning of sequential block //... Procedural assignments go here. end endmodule



```
case
syntax:
case (expression)
     case_item_1:
                            statement or statement_group
     case_item_2,
     case_item_3:
                            statement or statement_group
     case_item_n:
                            statement or statement_group
     default:
                   statement or statement_group
endcase
· Does an identity comparison (But only simulation will match
• Compares expression with each case_item_(n) in turn.

    If none match, the default code is executed.

    default clause is ideal to catch unknown/unspecified values

  reg [2:0] reg_a, reg_b;
always @ (posedge clk)
case (reg_a)
3'b000: re
3'b001: re
3'b010,
                    reg_b <= 0;
reg_b <= 1;
           3'b011: reg_b <= 3;
default: reg_b <= 5;
```



#### Which to use: case or if-else?

- Some general rules to remember:
  - Use if-else where you MUST have priority encoded logic
  - Use case for non-priority encoded logic
    - case items are mutually exclusive
    - Always specify a default clause in case statements





























# Testbench

- A testbench generates a sequence of input values (we call these input vectors) that test or exercise the verilog code.
- It provides stimulus to the statement that will monitor the changes in their outputs.
- Testbenchs do not have a port declaration but must have an instantiation of the circuit to be tested.

```
A testbench for NAND Latch

Module test_simple_latch;
wire q, qBar;
reg set, clear;
reg set, clear;
simple_latch SL1(q,qBar,set,clear);
initial

begin
#10 set = 0; clear = 1;
#10 clear = 0;
#10 clear = 1;
#10 clear = 1;
#10 Stop;
#10 $Inish;
end

initial

begin
$monitor ("%d set= %b clear= %b q=%b qBar=%b",$time,
set,clear,q,qBar);
end
endmodule
```