# CD4051B-Q1, CD4052B-Q1, CD4053B-Q1 CMOS ANALOG MULTIPLEXERS/DEMULTIPLEXERS WITH LOGIC-LEVEL CONVERSION

SCHS354A - AUGUST 2004 - REVISED JANUARY 2008

#### **Features**

- Qualified for Automotive Applications
- Wide Range of Digital and Analog Signal Levels
  - Digital: 3 V to 20 VAnalog: ≤ 20 V<sub>P-P</sub>
- Low ON Resistance, 125 Ω (Typ) Over 15 V<sub>P-P</sub> Signal Input Range for V<sub>DD</sub> – V<sub>EE</sub> = 18 V
- High OFF Resistance, Channel Leakage of ±100 pA (Typ) at V<sub>DD</sub> - V<sub>EE</sub> = 18 V
- Logic-Level Conversion for Digital Addressing Signals of 3 V to 20 V (V<sub>DD</sub> - V<sub>SS</sub> = 3 V to 20 V) to Switch Analog Signals to 20 V<sub>P-P</sub> (V<sub>DD</sub> - V<sub>EE</sub> = 20 V)
- Matched Switching Characteristics,
   r<sub>on</sub> = 5 Ω (Typ) for V<sub>DD</sub> V<sub>EE</sub> = 15 V

- Very Low Quiescent Power Dissipation Under All Digital-Control Input and Supply Conditions, 0.2 μW (Typ) at V<sub>DD</sub> – V<sub>SS</sub> = V<sub>DD</sub> – V<sub>EE</sub> = 10 V
- Binary Address Decoding on Chip
- 5-V, 10-V, and 15-V Parametric Ratings
- 100% Tested for Quiescent Current at 20 V
- Maximum Input Current of 1μA at 18 V Over Full Package Temperature Range, 100 nA at 18 V and 25°C
- Break-Before-Make Switching Eliminates Channel Overlap

#### **Applications**

- Analog and Digital Multiplexing and Demultiplexing
- Analog-to-Digital (A/D) and Digital-to-Analog (D/A) Conversion
- Signal Gating

#### description/ordering information

The CD4051B, CD4052B, and CD4053B analog multiplexers are digitally-controlled analog switches that have low ON impedance and very low OFF leakage current. Control of analog signals up to 20  $V_{P-P}$  can be achieved by digital signal amplitudes of 4.5 V to 20 V (If  $V_{DD} - V_{SS} = 3$  V, a  $V_{DD} - V_{EE}$  of up to 13 V can be controlled; for  $V_{DD} - V_{EE}$  level differences above 13 V, a  $V_{DD} - V_{SS}$  of at least 4.5 V is required). For example, if  $V_{DD} = 4.5$  V,  $V_{SS} = 0$  V, and  $V_{EE} = -13.5$  V, analog signals from -13.5 V to 4.5 V can be controlled by digital inputs of 0 V to 5 V. These multiplexer circuits dissipate extremely low quiescent power over the full  $V_{DD} - V_{SS}$  and  $V_{DD} - V_{EE}$  supply-voltage ranges, independent of the logic state of the control signals. When a logic high (H) is present at the inhibit (INH) input, all channels are off.

#### ORDERING INFORMATION<sup>†</sup>

| T <sub>A</sub> | PACKA                 | \GE <sup>‡</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|-----------------------|------------------|--------------------------|---------------------|
|                | SOIC - M              | Reel of 2500     | CD4051BQM96Q1            | CD4051Q             |
|                | TSSOP – PW            | Reel of 2000     | CD4051BQPWRQ1            | CM051BQ             |
| -40°C to 125°C | SOIC – M Reel of 2500 |                  | CD4052BQM96Q1§           | CD4052Q             |
| =40°C to 125°C | TSSOP – PW            | Reel of 2000     | CD4052BQPWRQ1§           | CD4052Q             |
|                | SOIC - M              | Reel of 2500     | CD4053BQM96Q1            | CD4053Q             |
|                | TSSOP – PW            | Reel of 2000     | CD4053BQPWRQ1§           | CD4053Q             |

<sup>&</sup>lt;sup>†</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at http://www.ti.com.

<sup>§</sup> Product Preview



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



<sup>&</sup>lt;sup>‡</sup> Package drawings, thermal data, and symbolization are available at http://www.ti.com/packaging.

#### CD4051B-Q1, CD4052B-Q1, CD4053B-Q1 CMOS ANALOG MULTIPLEXERS/DEMULTIPLEXERS WITH LOGIC-LEVEL CONVERSION

SCHS354A - AUGUST 2004 - REVISED JANUARY 2008

#### description/ordering information (continued)

The CD4051B is a single eight-channel multiplexer that has three binary control inputs (A, B, and C) and an inhibit input. The three binary signals select one of eight channels to be turned on and connect one of the eight inputs to the output.

The CD4052B is a differential four-channel multiplexer that has two binary control inputs (A and B) and an inhibit input. The two binary input signals select one of four pairs of channels to be turned on and connect the analog inputs to the outputs.

The CD4053B is a triple two-channel multiplexer with three separate digital control inputs (A, B, and C) and an inhibit input. Each control input selects one of a pair of channels, which are connected in a single-pole, double-throw configuration.

When these devices are used as demultiplexers, the CHANNEL IN/OUT terminals are the outputs, and the common (COM OUT/IN) terminals are the inputs.







#### **Function Tables**

#### CD4051

|     | INPL | ON |   |         |
|-----|------|----|---|---------|
| INH | С    | В  | Α | CHANNEL |
| L   | L    | L  | L | 0       |
| L   | L    | L  | Н | 1       |
| L   | L    | Н  | L | 2       |
| L   | L    | Н  | Н | 3       |
| L   | Н    | L  | L | 4       |
| L   | Н    | L  | Н | 5       |
| L   | Н    | Н  | L | 6       |
| L   | Н    | Н  | Н | 7       |
| Н   | Χ    | Χ  | Χ | None    |

X = don't care

#### CD4052

|     | INPUTS |   | ON      |
|-----|--------|---|---------|
| INH | В      | Α | CHANNEL |
| L   | L      | L | 0x, 0y  |
| L   | L      | Н | 1x, 2y  |
| L   | Н      | L | 2x, 2y  |
| L   | Н      | Н | 3x, 3y  |
| Н   | Χ      | Χ | None    |

X = don't care

#### CD4053

|     | INPUTS      | ON             |  |  |  |  |
|-----|-------------|----------------|--|--|--|--|
| INH | A OR B OR C | CHANNEL        |  |  |  |  |
| L   | L           | ax or bx or cx |  |  |  |  |
| L   | Н           | ay or by or cy |  |  |  |  |
| Н   | X           | None           |  |  |  |  |

X = don't care

#### CD4051B-Q1, CD4052B-Q1, CD4053B-Q1 **CMOS ANALÓG MULTIPLEXERS/DEMULTIPLEXERS** WITH LOGIC-LEVEL CONVERSION

SCHS354A - AUGUST 2004 - REVISED JANUARY 2008

#### logic diagram (positive logic)



<sup>&</sup>lt;sup>†</sup> All inputs are protected by CMOS protection network.



<sup>&</sup>lt;sup>†</sup> All inputs are protected by CMOS protection network.



#### logic diagrams (positive logic) (continued)

#### CD4053B



<sup>&</sup>lt;sup>†</sup> All inputs are protected by standard CMOS protection network.

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)‡

|                                                                                  | •                                         |
|----------------------------------------------------------------------------------|-------------------------------------------|
| Supply voltage range, V+ to V- (voltages referenced to V <sub>SS</sub> terminal) | 0.5 to 20 V                               |
| DC input voltage range                                                           | $\dots$ -0.5 V to V <sub>DD</sub> + 0.5 V |
| DC input current, any one input                                                  | ±10 mA                                    |
| Package thermal impedance, $\theta_{JA}$ (see Note 1): M package                 | 73°C/W                                    |
| PW package                                                                       | 108°C/W                                   |
| Maximum junction temperature, T <sub>J</sub>                                     | 150°C                                     |
| Lead temperature (during soldering):                                             |                                           |
| At distance $1/16 \pm 1/32$ inch $(1,59 \pm 0,79$ mm) from case for 10 s max     | 265°C                                     |
| Storage temperature range, T <sub>stq</sub>                                      | –65°C to 150°C                            |

<sup>&</sup>lt;sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7.



#### CD4051B-Q1, CD4052B-Q1, CD4053B-Q1 CMOS ANALOG MULTIPLEXERS/DEMULTIPLEXERS WITH LOGIC-LEVEL CONVERSION

SCHS354A - AUGUST 2004 - REVISED JANUARY 2008

#### recommended operating conditions

|                |                                | MIN | MAX | UNIT |
|----------------|--------------------------------|-----|-----|------|
| $V_{DD}$       | Supply voltage                 | 5   | 20  | V    |
| T <sub>A</sub> | Operating free-air temperature | -40 | 125 | °C   |

## electrical characteristics, $V_{SUPPLY}$ = $\pm 5$ V, $A_V$ = 1 V, $R_L$ = 100 $\Omega_{\!_{1}}$ unless otherwise noted (see Note 2)

|                  |                                           | TEST CONDITIONS                                                                                                              |        | V <sub>DD</sub> |       | _     | AT INDIC |                   |      |      |
|------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------|-----------------|-------|-------|----------|-------------------|------|------|
|                  | PARAMETER                                 | TEST CONDITIONS                                                                                                              |        |                 | -40°C | 125°C |          | 25°C              |      | UNIT |
|                  |                                           |                                                                                                                              |        |                 | -40°C | 125°C | MIN      | TYP               | MAX  |      |
|                  |                                           |                                                                                                                              |        | 5               | 5     | 150   |          | 0.04              | 5    |      |
| 1                | Quiescent device                          |                                                                                                                              |        | 10              | 10    | 300   |          | 0.04              | 10   | μΑ   |
| I <sub>DD</sub>  | current                                   |                                                                                                                              |        | 15              | 20    | 600   |          | 0.04              | 20   | μΑ   |
|                  |                                           |                                                                                                                              |        | 20              | 100   | 3000  |          | 0.08              | 100  |      |
| Signal           | I Input (V <sub>is</sub> ) and Outpu      | t (V <sub>os</sub> )                                                                                                         |        | _               | _     |       |          |                   |      |      |
|                  | Drain-to-source                           | V 0VV 0V                                                                                                                     |        | 5               | 850   | 1300  |          | 470               | 1050 |      |
| r <sub>on</sub>  | ON-state resistance                       | $V_{EE} = 0 \text{ V}, V_{SS} = 0 \text{ V},$<br>$V_{IS} = 0 \text{ to } V_{DD}$                                             | 10     | 330             | 550   |       | 180      | 400               | Ω    |      |
|                  |                                           | 113 0 10 1 10 1                                                                                                              | 15     | 210             | 320   |       | 125      | 240               |      |      |
|                  | ON-state resistance                       |                                                                                                                              |        | 5               |       |       |          | 15                |      |      |
| $\Delta r_{on}$  | difference between                        | $V_{EE} = 0 \text{ V}, V_{SS} = 0 \text{ V}$                                                                                 |        | 10              |       |       |          | 10                |      | Ω    |
|                  | any two switches                          |                                                                                                                              |        | 15              |       |       |          | 5                 |      |      |
|                  | Input/output leakage current (switch off) | Any channel OFF (MAX) or all channels<br>OFF (COM OUT/IN) (Max),<br>V <sub>EE</sub> = 0 V, V <sub>SS</sub> = 0 V, See Note 3 |        | 18              | ±0.1  | ±1    |          | ±10 <sup>-5</sup> | ±0.1 | μА   |
| C <sub>is</sub>  | Input capacitance                         | $V_{EE} = -5 \text{ V}, V_{SS} = -5 \text{ V}$                                                                               |        | 5               |       |       |          | 5                 |      | pF   |
|                  |                                           |                                                                                                                              | CD4051 |                 |       |       |          | 30                |      |      |
| Cos              | Output capacitance                        | $V_{EE} = -5 \text{ V}, V_{SS} = -5 \text{ V}$                                                                               | CD4052 | 5               |       |       |          | 18                |      | pF   |
|                  |                                           |                                                                                                                              | CD4053 |                 |       |       |          | 9                 |      |      |
| C <sub>ios</sub> | Feedthrough capacitance                   | $V_{EE} = -5 \text{ V}, V_{SS} = -5 \text{ V}$                                                                               |        | 5               |       |       |          | 0.2               |      | pF   |
|                  | Propagation delay                         | V D 200                                                                                                                      |        | 5               |       |       |          | 30                | 60   |      |
| t <sub>pd</sub>  | (signal input to                          | $V_{IS(p-p)} = V_{DD}, R_L = 200 I$<br>$C_L = 50 \text{ pF, } t_r, t_f = 20 \text{ ns}$                                      | K\$2,  | 10              |       |       |          | 15                | 30   | ns   |
|                  | output)                                   | - L P - , - 1, - 1 - 2 - 10                                                                                                  |        | 15              |       |       |          | 10                | 20   |      |

NOTES: 2. Peak-to-peak voltage symmetrical about V<sub>DD</sub> – V<sub>EE</sub>

3. Determined by minimum feasible leakage measurement for automatic testing



# CD4051B-Q1, CD4052B-Q1, CD4053B-Q1 CMOS ANALOG MULTIPLEXERS/DEMULTIPLEXERS WITH LOGIC-LEVEL CONVERSION

SCHS354A - AUGUST 2004 - REVISED JANUARY 2008

# electrical characteristics, $V_{SUPPLY}$ = $\pm 5$ V, $A_V$ = 1 V, $R_L$ = 100 $\Omega$ , unless otherwise noted (see Note 2) (continued)

| DADAMETED        |                                                       |                                                                                                                         | V <sub>EE</sub> | V <sub>DD</sub> |       | LIMITS A | AT INDIC |                   |      |      |
|------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-------|----------|----------|-------------------|------|------|
|                  | PARAMETER                                             | TEST CONDITIONS                                                                                                         | (V)             | (V)             | -40°C | 125°C    |          | 25°C              |      | UNIT |
|                  |                                                       |                                                                                                                         |                 |                 | -40°C | 125°C    | MIN      | TYP               | MAX  |      |
| Contr            | ol (Address or Inhibit),                              | V <sub>C</sub>                                                                                                          |                 |                 |       |          |          |                   |      |      |
|                  |                                                       | $V_{IL} = V_{DD}$ through $1k\Omega$ ,                                                                                  | $V_{SS}$        | 5               | 1.5   | 1.5      |          |                   | 1.5  |      |
| $V_{IL}$         | Input low voltage                                     | $V_{IH} = V_{DD}$ through 1kΩ,<br>R <sub>L</sub> = 1kΩ to V <sub>SS</sub> ,                                             | $V_{SS}$        | 10              | 3     | 3        |          |                   | 3    | V    |
|                  |                                                       | I <sub>is</sub> < 2 μA on all OFF channels                                                                              | $V_{SS}$        | 15              | 4     | 4        |          |                   | 4    |      |
|                  |                                                       | $V_{IL} = V_{DD}$ through $1k\Omega$ ,                                                                                  | $V_{SS}$        | 5               | 3.5   | 3.5      | 3.5      |                   |      |      |
| $V_{IH}$         | Input high voltage                                    | $V_{IH} = V_{DD}$ through 1kΩ,<br>$R_{I} = 1k\Omega$ to $V_{SS}$ ,                                                      | $V_{SS}$        | 10              | 7     | 7        | 7        |                   |      | V    |
|                  |                                                       | I <sub>is</sub> < 2 μA on all OFF channels                                                                              | V <sub>SS</sub> | 15              | 11    | 11       | 11       |                   |      |      |
| I <sub>IN</sub>  | Input current                                         | V <sub>IN</sub> = 0 V, 18 V                                                                                             |                 | 18              | ±0.1  | ±1       |          | ±10 <sup>-5</sup> | ±0.1 | μΑ   |
|                  | Address-to-signal                                     | $t_{r}, t_{f} = 20 \text{ ns}, C_{L} = 50 \text{ pF},$                                                                  | 0               | 5               |       |          |          | 450               | 720  | ns   |
|                  | OUT (channels ON                                      | $R_L = 10 \text{ k}\Omega, V_{SS} = 0 \text{ V},$ See Figure 10, Figure 11, and Figure 14                               | 0               | 10              |       |          |          | 160               | 320  |      |
| t <sub>pd1</sub> | or OFF) propagation                                   |                                                                                                                         | 0               | 15              |       |          |          | 120               | 240  |      |
|                  | delay                                                 |                                                                                                                         | -5              | 5               |       |          |          | 225               | 450  |      |
|                  | Inhibit-to-signal                                     |                                                                                                                         | 0               | 5               |       |          |          | 400               | 720  |      |
|                  | OUT (channel                                          | $t_{r}, t_{f} = 20 \text{ ns}, C_{L} = 50 \text{ pF},$ $R_{L} = 1 \text{ k}\Omega, V_{SS} = 0 \text{ V},$ See Figure 11 | 0               | 10              |       |          |          | 160               | 320  | ns   |
| t <sub>pd2</sub> | turning ON)                                           |                                                                                                                         | 0               | 15              |       |          |          | 120               | 240  |      |
|                  | propagation delay                                     | -                                                                                                                       | -10             | 5               |       |          |          | 200               | 400  |      |
|                  | Inhibit-to-signal                                     |                                                                                                                         | 0               | 5               |       |          |          | 200               | 450  |      |
| t .a             | OUT (channel                                          | $t_r$ , $t_f = 20$ ns, $C_L = 50$ pF,<br>$R_L = 10 \text{ k}\Omega$ , $V_{SS} = 0 \text{ V}$ ,                          | 0               | 10              |       |          |          | 90                | 210  | ns   |
| t <sub>pd3</sub> | turning OFF) propagation delay                        | See Figure 15                                                                                                           | 0               | 15              |       |          |          | 70                | 160  | 110  |
|                  | , , ,                                                 | delay                                                                                                                   |                 | 5               |       |          |          | 130               | 300  |      |
| C <sub>IN</sub>  | Input capacitance,<br>any address or<br>inhibit input |                                                                                                                         |                 |                 |       |          |          | 5                 | 7.5  | pF   |

NOTES: 2: Peak-to-peak voltage symmetrical about V<sub>DD</sub> – V<sub>EE</sub>

3: Determined by minimum feasible leakage measurement for automatic testing



# CD4051B-Q1, CD4052B-Q1, CD4053B-Q1 CMOS ANALOG MULTIPLEXERS/DEMULTIPLEXERS WITH LOGIC-LEVEL CONVERSION SCHS354A - AUGUST 2004 - REVISED JANUARY 2008

#### electrical specifications

| PARAMETER |                            | TEST CONDITIONS                                                                                                             |         |   | V <sub>DD</sub> | LIMITS AT<br>INDICATED<br>TEMPERATURES |      |     | UNIT      |
|-----------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------|---|-----------------|----------------------------------------|------|-----|-----------|
|           |                            | 1201 GONSMONE                                                                                                               |         |   | (V)             | 25°C                                   |      |     |           |
|           |                            |                                                                                                                             |         |   |                 | MIN                                    | TYP  | MAX |           |
|           |                            | $R_L = 1 k\Omega$                                                                                                           | CD4053  | 5 | 10              |                                        | 30   |     |           |
|           | -3-dB cutoff<br>frequency, | V <sub>OS</sub> at COM OUT/IN,<br>See Note 2.                                                                               | CD4052  | 5 | 10              |                                        | 25   |     |           |
|           | channel ON                 | V <sub>OS</sub> at COM OUT/IN                                                                                               | CD4051  | 5 | 10              |                                        | 20   |     | MHz       |
|           | (sine-wave input)          | $V_{EE} = V_{SS}$ , 20log $V_{OS}/V_{IS} = -3$ dB, $V_{OS}$ at any channel                                                  |         |   |                 |                                        | 60   |     |           |
|           |                            | D 4010                                                                                                                      |         | 2 | 5               |                                        | 0.3  |     |           |
| THD       | Total harmonic             | $R_L = 10 \text{ k}\Omega$ ,<br>See Note 2                                                                                  |         | 3 | 10              |                                        | 0.2  |     | %         |
| טחו       | distortion                 | GEE NOTE 2                                                                                                                  |         |   | 15              |                                        | 0.12 |     | 70        |
|           |                            | $V_{EE} = V_{SS}$ , $f_{is} = 1$ -kHz sine wave                                                                             |         |   |                 |                                        | 0.12 |     |           |
|           |                            | $R_L = 1 \text{ k}\Omega$ ,                                                                                                 | CD4053  | 5 | 10              |                                        | 8    |     | MHz       |
|           | -40-dB<br>feedthrough      | V <sub>OS</sub> at COM OUT/IN,                                                                                              | CD4052  | 5 | 10              |                                        | 10   |     |           |
|           | frequency                  | See Note 2                                                                                                                  | CD4051  | 5 | 10              |                                        | 12   |     |           |
|           | (all channels OFF)         | $V_{\rm EE} = V_{\rm SS}$ , 20log $V_{\rm OS}/V_{\rm IS} = -40$ dB, $V_{\rm OS}$ at any channel                             |         |   |                 |                                        | 8    |     |           |
|           |                            | $R_L = 1 \text{ k}\Omega$ , between any two channels, See                                                                   | Note 2  | 5 | 10              |                                        | 3    |     |           |
|           |                            | $V_{EE}$ = $V_{SS}$ , 20log $V_{OS}/V_{IS}$ = -40 dB, Between sections, Measured on common                                  |         |   |                 |                                        | 6    |     |           |
|           | –40-dB signal              | $V_{EE}$ = $V_{SS}$ , 20log $V_{OS}/V_{IS}$ = -40 dB,<br>Between sections,<br>Measured on any channel                       | CD4052  |   |                 |                                        | 10   |     | MHz       |
|           | crosstalk frequency        | $V_{EE} = V_{SS}$ , 20log $V_{OS}/V_{IS} = -40$ dB,<br>Between any two sections,<br>In pin 2, Out pin 14                    | OD 4050 |   |                 |                                        | 2.5  |     | 1411 12   |
|           |                            | $V_{EE} = V_{SS}$ , 20log $V_{OS}/V_{IS} = -40$ dB, Between any two sections, In pin 15, Out pin 14                         | CD4053  |   |                 |                                        | 6    |     |           |
|           | Address or inhibit         | $R_L = 10 \text{ k}\Omega$ , See Note 4                                                                                     |         |   | 10              |                                        | 65   |     |           |
|           | to signal crosstalk        | $V_{EE} = 0 \text{ V}, V_{SS} = 0 \text{ V}, t_r, t_f = 20 \text{ ns},$<br>$V_{CC} = V_{DD} - V_{SS} \text{ (square wave)}$ |         |   |                 |                                        | 65   |     | $mV_PEAK$ |

NOTES: 2. Peak-to-peak voltage symmetrical about  $V_{DD} - V_{EE}$ 

4. Both ends of channel



#### TYPICAL CHARACTERISTICS

# CHANNEL ON-STATE RESISTANCE VS INPUT SIGNAL VOLTAGE CI OUBDENT SIGNAL VOLTAGE TA = 125°C TA = 125°C TO T

Figure 1



Figure 3



Figure 2

92CS-27327RI



Figure 4

#### TYPICAL CHARACTERISTICS

### ON CHARACTERISTICS FOR 1-OF-8 CHANNELS (CD4051B) $V_{DD} = 5 V$ = 100 k $\Omega$ , R<sub>L</sub> = 10 k $\Omega$ Vos - Output Signal Voltage - V V<sub>SS</sub> = 0 V V<sub>EE</sub> = -5 V **500** Ω . 100 Ω T<sub>A</sub> = 25°C -6 Vis - Input Signal Voltage - V

Figure 5

DYNAMIC POWER DISSIPATION

#### **SWITCHING FREQUENCY (CD4052B)** $extsf{P}_D$ – Power Dissipation Per Package – $\mu extsf{W}$ T<sub>A</sub> = 25°C Alternating ÒOÓ and ÒIÓ Pattern CD4029 B/D V<sub>DD</sub> = 15 10 <sup>3</sup> 5 2 4 CD4052 G 6 0 1 7

Figure 7

f - Switching Frequency - kHz

10<sup>3</sup>

10<sup>2</sup>

10



f - Switching Frequency - kHz

Figure 6



Figure 8



10<sup>5</sup>

10<sup>4</sup>

10

#### PARAMETER MEASUREMENT INFORMATION



NOTE: The A, B, C, and INH input logic levels are L = V<sub>SS</sub> and H = V<sub>DD</sub>. The analog signal (through the TG) may swing from V<sub>EE</sub> to V<sub>DD</sub>.

Figure 9. Typical Bias-Voltage Test Circuits



Figure 10. Channel Turned ON Waveforms  $(R_L = 1 \text{ k}\Omega)$ 

Figure 11. Channel Turned OFF Waveforms  $(R_L = 1 \text{ k}\Omega)$ 

#### PARAMETER MEASUREMENT INFORMATION



Figure 12. OFF Channel Leakage Current, Any Channel OFF



Figure 13. OFF Channel Leakage Current, All Channels OFF



Figure 14. Propagation Delay, Address Input to Signal Output



Figure 15. Propagation Delay, Inhibit Input to Signal Output



#### PARAMETER MEASUREMENT INFORMATION



Figure 16. Input-Voltage Test Circuit (Noise Immunity)



Figure 17. Quiescent Device Current



Figure 18. Channel ON-Resistance Test Circuit

#### PARAMETER MEASUREMENT INFORMATION





NOTE: Measure inputs sequentially to both  $V_{DD}$  and  $V_{SS}$ . Connect all unused inputs to either  $V_{DD}$  or  $V_{SS}$ .

NOTE: Measure inputs sequentially to both  $V_{DD}$  and  $V_{SS}$ . Connect all unused inputs to either  $V_{DD}$  or  $V_{SS}$ .

Figure 19. Input Current





Figure 20. Feedthrough

Figure 21. Crosstalk Between Any Two Channels



Figure 22. Crosstalk Between Duals or Triplets (CD4052B, CD4053B)



Figure 23. Typical Time-Division Application of the CD4052B



#### **APPLICATION INFORMATION**

In applications where separate power sources drive  $V_{DD}$  and the signal inputs, the  $V_{DD}$  current capability should exceed  $V_{DD}/R_L$  ( $R_L$  = effective external load). This provision avoids permanent current flow or clamp action on the  $V_{DD}$  supply when power is applied or removed from the CD4051B, CD4052B, or CD4053B.



Figure 24. 24-to-1 Multiplexer Addressing

#### PACKAGE OPTION ADDENDUM

www.ti.com 23-Mar-2010

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| CD4051BQPWRG4Q1  | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4051BQPWRQ1    | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Pb-Free<br>(RoHS)         | CU NIPDAU        | Level-1-250C-UNLIM           |
| CD4053BQM96G4Q1  | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4053BQM96Q1    | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4051B-Q1, CD4053B-Q1:

Catalog: CD4051B, CD4053B

Military: CD4051B-MIL, CD4053B-MIL

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

• Military - QML certified for Military and Defense Applications

#### D (R-PDS0-G16)

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.
- Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.
- E. Reference JEDEC MS-012 variation AC.



## D (R-PDSO-G16)

#### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### PW (R-PDSO-G\*\*)

#### 14 PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

## PW (R-PDSO-G16)

#### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                 |                                   |
|-----------------------------|------------------------|------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                        | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                   | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and Telecom   | www.ti.com/communications         |
| DSP                         | <u>dsp.ti.com</u>      | Computers and<br>Peripherals | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics         | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                       | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                   | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                      | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                     | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense    | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging            | www.ti.com/video                  |
|                             |                        | Wireless                     | www.ti.com/wireless-apps          |