# Spring 2022 California State University, Northridge Department of Electrical & Computer Engineering

Final Project: 16bit RISC Processor ECE 526

Written By: Ben Cooper

# <u>INTRODUCTION – 16b-RISC Circuit Design:</u>



Figure 1: 16-b RISC Processor

# **Overview**

Shown above is Figure 1, which demonstrates the 16 - bit Reduced Instruction Set Computer [RISC] that was constructed in this project. This design uses 9 different components; Instruction Memory, Registers, ALU Control, ALU, ADD, Control, Datapath, Data Memory, and PC. Hardware is enabled or disabled using control signals based on the operation being performed from the instruction, and the wires/multiplexors connecting the units are instantiated in the Datapath module based on the control signals. There are 3 types of instructions that are stored in the Instruction Memory: Memory Access, Data Processing, and Flow Control. Figure 2 shows the instructions in RISC where they have an Opcode [4-b], at least two operand registers addresses [3b], and an offset with a constant or address [3 to 11b]. The exception is the JMP operation which has 12 bits in the offset field, and its format has the opcode of the previous instruction with the offset shifted by 1 bit to the left.

The control signal operations are performed in the control unit which operates based on the logic table in Fig 3. The PCsrc [JMP], RegDst, ALUsrc, and M2R [Writeback] control signals act as the select function for the multiplexed inputs shown in Fig 1. RegDst, when enabled, changes the destination register of the ALU operation (WrtDst) from writing to Operand 2 (RegS2) to writing to the address specified in Instruction[5:3]. RegDst is only enabled for Data Processing instructions as specified in the control signal table in Fig 3.

|         | Instruction Formats                                                                                            | Instruction Opcodes |                             |         |                  |  |  |
|---------|----------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------|---------|------------------|--|--|
| MEM - L | OAD ( Read ) ::                                                                                                | 0PCs                | Inst                        | Commen  | t                |  |  |
|         | X-X-X-X   X-X-X   X-X-X   X-X-X-X-X                                                                            | 0000                | LDR-0                       | Load w  | ord              |  |  |
|         | -OPCODERegS1WrtDstOffset-                                                                                      | j0001               | STR-1                       | Store   | word             |  |  |
|         | , and the second se | j0010               | ADD-2                       | Additi  | on               |  |  |
|         | ld WrtDst, Offset( RegS1 )                                                                                     | j0011               | SUB-3                       | Subtra  | ction            |  |  |
|         | WrtDst <= MEM [RegS1 + Offset]                                                                                 | j0100               | INV-4                       | Invert  | (1's comp.)      |  |  |
|         |                                                                                                                | j0101               | LSL-5                       | Logica  | l Shift Left     |  |  |
| 1EM - S | TORE ( Write ) ::                                                                                              | j0110               | LSR-6                       | Logica  | l Shift Right    |  |  |
|         |                                                                                                                | j0111               | AND-7                       | And     |                  |  |  |
|         | X-X-X-X   X-X-X   X-X-X   X-X-X-X-X                                                                            | 1000                | 0R8                         | 0r      |                  |  |  |
|         | -OPCODERegS1StrDstOffset-                                                                                      | 1001                | SLT-9                       | Set-On  | -Less-Than       |  |  |
|         | •                                                                                                              | j 1010              |                             |         |                  |  |  |
|         | st StrDst, Offset( RegS1 )                                                                                     | 1011                | BEQ-11                      | Branch  | if EQ            |  |  |
|         | MEM [RegS1 + Offset] => StrDst                                                                                 | 1100                | BNE-12                      | Branch  | if NE            |  |  |
|         |                                                                                                                | 1101                | JMP-13                      | Jump u  | nconditional     |  |  |
| Oata Pr | ocessing ::                                                                                                    | <u> </u>            |                             |         |                  |  |  |
|         | X-X-X-X   X-X-X   X-X-X   X-X-X                                                                                |                     | ALU Control Operations      |         |                  |  |  |
|         | -OPCODERegS1RegS2WrtDst- JUNK                                                                                  | i                   |                             |         |                  |  |  |
|         |                                                                                                                | ALU 0               | P  OPc                      | ALUcnt  | Operat   Instr   |  |  |
|         | OPc WrtDst, RegS1, RegS2                                                                                       | j                   | -' :                        |         |                  |  |  |
|         | WrtDst <= RegS1 {OPc} RegS2                                                                                    | j 10                | xxxx                        | 000     | ADD - Load/Store |  |  |
|         |                                                                                                                | j01                 | xxxx                        | 001     | SUB - BNE / BEQ  |  |  |
| Branch  | ::                                                                                                             | j 00                | 0010                        | 000     | ADD - Data-Addng |  |  |
|         |                                                                                                                | j 00                | 0011                        | 001     | SUB - Data-Subtr |  |  |
|         | X-X-X-X   X-X-X   X-X-X   X-X-X-X-X                                                                            | j 00                | 0100                        | 010     | INV - 1's complm |  |  |
|         | -OPCODERegS1RegS2Offset-                                                                                       | j 00                | 0101                        | 011     | LSL - L.Lft Shft |  |  |
|         |                                                                                                                | j 00                | 0110                        | 100     | LSR - L.Rht Shft |  |  |
|         | B{EQ/NE} RegS1, RegS2, Offset                                                                                  | j 00                | 0111                        | 101     | AND - And        |  |  |
|         | Branch -> [ PC + 2 + (Offset << 1) ]                                                                           | j 00                | 1000                        | 110     | OR - Or          |  |  |
| lump    | when rs1=rs2 EQ   when rs1 != rs2 NE                                                                           | 00                  | 1001                        | 111     | SLT - Set-LesThr |  |  |
| Jump :: |                                                                                                                | 10 -:               | > Load an                   | d store | add offset to Rg |  |  |
|         | X-X-X-X   X-X-X-X-X-X-X-X-X-X-<br>-OPCODEOffset (Lable)-                                                       | 01 -:<br>           | 01 -> Branch by subtraction |         |                  |  |  |
|         | <pre>JMP Offset-&gt;(PC[15:13], (Offset &lt;&lt; 1 ))</pre>                                                    |                     |                             |         |                  |  |  |

Figure 2: Instruction Formats

Figure 3: Control Signals

| Control Signals For Processor Unit |              |         |        |                     |   |              |                |                    |      |  |  |  |
|------------------------------------|--------------|---------|--------|---------------------|---|--------------|----------------|--------------------|------|--|--|--|
| Instr.                             | <br> Reg Dst | ALU Src |        | Registr <br>  Write |   | Mem<br>Write | <br> Branch    |                    | Jump |  |  |  |
| Data Pr<br>Load                    | 1 0          | 0<br>1  | 0<br>1 | 1 1                 | 0 | 0            | <br>  0<br>  0 | <br>  00  <br>  10 | 0    |  |  |  |
| Store                              | 0            | 1       | Θ      | 0                   | 0 | 1            | 0              | 10                 | 0    |  |  |  |
| BEQ/NE<br>Jump                     | 0<br>  0     | 0 0     | 0      | 0                   | 0 | 0 0          | 1<br>  0       | 01  <br>  00       | 1    |  |  |  |

# **Control Signals for Instruction Operations:**

The ALUsrc control signal will determine if operand "B" in the ALU operation is driven by an Immediate w/ Sign Extension or driven by the register output (S2\_Out) from the General-Purpose Registers (GPRs). M2R or Memory to Register is the control signal that is activated during a load operation to change the write back input from ALU\_Out to the contents of Data Memory at the instruction address. Furthermore, the RegisterWrite signal is used at writeback to store the contents of the instruction (WriteData) at the write destination (WrtDst),. Memory (Read or Write) are two control signals that determines if the Data Memory component is going to read from the passed address or write to the passed address, and the WriteData is an input from S2\_out while the address comes from ALU\_Out. In relation to RISC instructions, the previous control signals are used to perform load and store operations on the circuit.

This processor has 2 different branching options, branch on equal / not equal, and they both activate the control signal "Branch" which determines if the ALU operation uses the signed immediate extension (extending bit 6 to the MSB and retaining first 6 bits as normal) or if the ALU operation uses S2\_Out instead. The ALU operation is 01 when branching, but when performing a JMP the ALU operation is the same as that for Data processing and its control signal is "JUMP".

## **Instruction Format / Processor Design References:**



## [4] Figure 4: 32-bit MIPS Basic Layout

 Figure 4 demonstrates how components are connected in a typical RISC processor are connected.

## [4] Figure 5: 32-b MIPS Datapath / Control Signal

- This design shows the how the control signals address components of the MIPS processor. It also demonstrates a more complete Datapath that than Fig 5.

#### Data Path and Control of the MIPS Architecture



## [1] Figure 6: 16-bit RISC Processor

- This design has a better relation to this project because the schematic is 16-bit based as well as being pure RISC instead of MIPS.





### [2] Figure 7: RISC Instructions Format

- The formats on the left are an example of how the RISC instructions can be built and used for the design.



[4] Figure 8: Basic Parts of RISC Processer ^

# **Verilog Module Header Format:**

11

14



# METHODOLOGY - Code Operation / Test Plan:

While designing a processor, the easiest way to verify that the components are functioning correctly is to test them before the entire processor is tested. This method of testing limits any confusion on compiler errors since the individual parts already function correctly on their own. The code that I am using for the Instruction Memory is similar to that of a ROM module, and therefore I only needed to modify an existing model that I had created in the 526 lab. Reusing my code from labs was what made the testing of individual components unnecessary for this design as I had already verified that the modules work. In this line of thinking, the Data Memory unit was reused from a RAM module, and the ALU was reused from a lab on designing an ALU. The modifications to these units were mostly to allow the transport of 16bit input/outputs, and for the ALU to receive the operation code from a secondary unit (ALU Control Unit).

My methods for assembling the processor came from my experience in ECE 422 (Digital Design of Computers), I used a Datapath module to assign values to components based on Control Signals. By assigning values based on Control Signals, the behavior of the inputs/outputs can be modeled as a 2x1 multiplexor that is switched based on the control signal value. These logical multiplexors are shown in the reference designs as well as Figure 1 (self-made diagram), and they were instantiated as tristate assign operators in Datapath module. The control signals were based on the table shown in Figure 3, and they were assigned values based on a case statement using the OPCODE as input.

Testing methodology in a processor is done differently than single component tests, the only value that was created at the top-level hierarchical model was the clock. Since instructions are stored in the Instruction Memory module and data is stored in the Data Memory module, testing the processor involves writing machine code to signal what operations and instructions are run given the data in memory. The Instruction Memory I wrote for the processor is loaded into the IM module at initialization, it is displayed in Figure 9 and test every opcode operation at least once. The data memory initial contents are shown in Figure 10, their values after the instructions are run is shown in Figure 11. The 16b RISC module instantiates the Datapath and Control modules and passes the clock, the PC starts at 0 and increments by 2 unless Branching or Jumping.

Figure 9: Instruction Memory Initial File (testIM.prog)

```
0000_010_000_000000
                    // MEM_Inst: LDR_r2_r0_0 - - R0 <= M[R2 + 0]
0000_010_001_000001
                    // MEM_Inst: LDR_r2_r1_1 - - R0 <= M[R2 + 0]
                                                                                 0000 0000 0000 0001
                                                                                 0000 0000 0000 0010
                    // DAT_Inst: ADD_r0_r1_r2- - R0 <= R2 + R1
0010_000_001_010_000
                                                                                                           Figure 10: Data
                                                                                 0000 0000 0000 0001
                                                                                                              Memory File
0001 001 010 000000
                    // MEM Inst: STR r1 r2 0 - - M[R2 + 0] <= R1
                                                                                 0000 0000 0000 0010
                                                                                                              (test.data)
0011 000 001 010 000
                    // DAT_Inst: SUB_r0_r1_r2 - -R2 <= R0 - R1
                                                                                 0000 0000 0000 0001
                                                                                 0000 0000 0000 0010
                    // DAT_Inst: INV_r0_r1_r2 - -R2 <= !R0
0100 000 001 010 000
                                                                                 0000 0000 0000 0001
                    // DAT_Inst: SLL_r0_r1_r2 - -R2 <= R0 << by R1
0101 000 001 010 000
                                                                                 0000 0000 0000 0010
                    // DAT Inst: SRL r0 r1 r2 - -R2 <= R0 >> by R1
0110 000 001 010 000
                                                                                 Time:
                                                                                           0 | Register States
                    // DAT Inst: AND r0 r1 r2 - -R2 <= R1 && R0
0111 000 001 010 000
                                                                                           Reg0[00000000000000001]
1000 000 001 010 000
                    // DAT_Inst: ORR_r0_r1_r2 - -R2 <= R1 || R0
                                                                                           Reg1[00000000000000010]
1001 000 001 010 000
                    // DAT_Inst: SLT_r0_r1_r2 - -R2 <= 1 if R0 < R1
                                                                                           Reg2[00000000000000001]
                                                                                           Reg3[00000000000000010]
0010 000 000 000 000
                    // DAT Inst: ADD r2 r0 r0 - -R0 <= R0 + R0
                                                                                           Reg4[00000000000000001]
1011 0000 01 000001
                    // FLO Inst: BNE r2 r0 0 - - BEQ if R0=R1 | PCn=28
                                                                                           Reg5[00000000000000010]
1100 0000 01 000000
                    // FLO_Inst: BEQ_r2_r0_0 - - BNE if R0!=R1 | PCn=28
                                                                                           Reg6[0000000000000001]
                                                                                           Reg7[00000000000000010]
                    // FLO Inst: JMP 0 - - - - JUMP to addr 0
1101 0000000000000
             X-X-X-X | X-X-X | X-X-X | X-X-X-X-X-X-
-OPc- -RegS1- -WrtDst- -Offset-
                                                                                   Figure 11: Read Data Memory contents
MEM_Inst
                                                  WrtDst <= MEM [RegS1 + Offset]
DAT_Inst
             -RegS1- -RegS2- -WrtDst- JUNK
             FLO Inst
                                                  BXX -> [ PC + 2 + (Offset << 1) ]
```

6

# **Upper-Level Modules & Analysis:**

Lower-level modules in this circuit design include the ALU, Data Memory, Instruction Memory, Registers, and ALU control unit. The higher-level modules are where connections, signaling, and testbenches are performed and they are the following: test\_16b\_RISC, Datapath, Control, and RISC\_16b. RISC\_16b ( Fig. 12 ) is the top level module for the circuit, and it contains an instance of Datapath and another of Control which are wired together with the only necessary input being the CLK. test\_16b\_RISC ( Fig. 13 ) is a file that initiates RISC\_16b using a clock with a 100 MHz frequency (10ns period) and initiates the graphical waveform.

```
`timescale 1 ns / 100 ps
// 16b-RISC - Datapath DTP takes in clock, flags, and ALU_OP as inputs then returns OPCODE
// Control CTR takes in clock, and OPCODE as input, returns ALU_OP and flags

module RISC_16b( Clock );
   import gP::*;
   input Clock; wire [1:0] ALU_OP; wire [3:0] OPc;
   wire jmp, beq, bne, mRead, mWrite, aluSrc, regDst, m2R, regWrite;

   // Datapath( clk, JMP, BEQ, BNE, MRead, MWrite, ALUsrc, RegDst, M2R, RegWrite, ALU_op, OPCODE );
   Datapath DTP(Clock, jmp, beq, bne, mRead, mWrite, aluSrc, regDst, m2R, regWrite, ALU_OP, OPc);

   // Control( JMP, BEQ, BNE, MRead, MWrite, ALUsrc, RegDst, M2R, RegWrite, ALU_OP, OPCODE );
   Control CTR( jmp, beq, bne, mRead , mWrite, aluSrc, regDst, m2R, regWrite, ALU_OP, OPc );
endmodule
```

Figure 12: RISC 16b – Top Level Circuit Instance ^

```
`timescale 1 ns / 100 ps
// Control - Determines operation passed to ALU based on opcode
                 Load performs ADD for
module Control( JMP, BEQ, BNE, MRead, MWrite, ALUsrc, RegDst, M2R, RegWrite, ALU_OP, OPCODE );
        import gP::*;
        output bit JMP, BEQ, BNE, MRead, MWrite, ALUsrc, RegDst, M2R, RegWrite;
        output [1:0] ALU_OP;
                                                 input [3:0] OPCODE;
        localparam ALU LDR = 4'b0000;
                                                 localparam ALU STR = 4'b0001;
        localparam ALU BEQ = 4'b1011;
                                                 localparam ALU BNE = 4'b1100;
        localparam ALU_JMP = 4'b1101;
        Flags for each type of instruction: Translated into Hex --> 0xxx xxxx xxxx
                        0 3 | 4 | 4

contFlags = { 0,1,1,1,1,0,0,0,10,0 };

contFlags = { 0,1,0,0,0,1,0,0,10,0 };
                                                                 - > Hex
        ALU_LDR:
                                                                 // Load Contr 0x3C4
                                                                  // Store Contr 0x224
        ALU STR:
                        // Data Process 0x480
        ALU_DAT:
        ALU BEQ:
                        contFlags = \{0,0,0,0,0,0,1,0,01,0\};
                                                                  // BEQ Contr 0x012
        ALU BNE:
                        contFlags = \{0,0,0,0,0,0,0,1,01,0\};
                                                                  // BEQ Contr 0x00A
                        contFlags = \{0,0,0,0,0,0,0,0,0,0,1\};
        ALU JMP:
                                                                  // BNE Contr 0x001
        localparam LDRflags_hex = 11'h3C4;
                                                 localparam STRflags_hex = 11'h224;
        localparam OPCflags_hex = 11'h480;
                                                 localparam BEQflags_hex = 11'h012;
        localparam BNEflags hex = 11'h00A;
                                                 localparam JMPflags hex = 11'h001;
        reg [10:0] contFlags;
        assign{ RegDst, ALUsrc,M2R, RegWrite, MRead,
                MWrite, BEQ, BNE, ALU OP, JMP } =contFlags;
        always_comb begin
                case(OPCODE)
                                                 contFlags = { LDRflags hex };
                        ALU LDR:
                                                                                  // Load Contr
                                                 contFlags = { STRflags_hex };
                                                                                  // Store Contr
                        ALU_STR:
                               5,6,7,8,9:
                                                 contFlags = { OPCflags hex };
                                                                                  // Data Process
                        ALU BEQ:
                                                 contFlags = { BEQflags_hex };
                                                                                  // BEQ Contr
                        ALU BNE:
                                                 contFlags = { BNEflags_hex };
                                                                                  // BEQ Contr
                                                                                  // BNE Contr
                        ALU JMP:
                                                 contFlags = { JMPflags_hex };
                                                 contFlags = { OPCflags_hex };
                                                                                  // Data Process
                        default:
                endcase
        end
```

endmodule

Fig 13: Testbench & \$Waveform ^

#### Fig 14: Control Module

- Control signals are addressed in hex format based on opcode values (localparam addressing)
- Each case specified by opcode matches the instructions that were used in Figure 3.

# **Datapath Module Analysis:**

endmodule

Datapaths represent the wiring of the circuit and it models the activation of components based on the control signals used as input. Some control signals work as a multiplexor 'select' input, and they switch the input/output of a component to different sources/destinations dependent on the Control modules logical output. All components are instantiated and passed internal wiring (reg or wire), and these wires are driven values by the assign operators in the second half of Figure 15.

#### Figure 15: Datapath Module

```
module Datapath( clk, JMP, BEQ, BNE, MRead, MWrite, ALUsrc, RegDst, M2R, RegWrite, ALU op, OPCODE );
        import gP::*;
        input bit clk, JMP, BEQ, BNE, MRead, MWrite, ALUsrc, RegDst, M2R, RegWrite;
        // Recieve Flag's and CLK as input to determine OPCODE
        input [1:0] ALU op;
                                                 output [3:0] OPCODE;
                                                 // Calculates opcode based on inputs/state
        reg [width-1:0] PC;
                                        // Program counter, points to current instr. address
        wire [2:0] wrtDst, regS1, regS2, ALU cnt;
                                                                 wire [12:0] Jshift:
        // Internal operands for instructions + ALU control
                                                                 // Offset for JMP (11:0 shifted L)
        wire [width-1:0] PCn1, PCn2, Instr_, S1_0, S2_0, WriteData_, ALU_0, a, b, memDatRead,
                                im_Ext, ALU_B, J, BEQa, BNEa, PCn2_or_BEQ, PCn2_or_BXX;
        wire Z;
                             // Inner Connections PCn1 is next state, PCn2 points to inst after PCn1
        initial PC <= 16'b0;</pre>
                                                 always@(posedge clk) PC <= PCn1;</pre>
        // Start program counter @ 0
                                                At every rising clock edge, move to next PC addr
                // IM( PC, Instr );
                IM Inst Mem( .PC( PC ), .Instr( Instr ) );
                // DatMem( CLK, ADDR, WriteDat, ReadDat, WEN, REN );
                DatMem DM1( .CLK( clk ), .ADDR( ALU_0 ), .WriteDat( S2_0 ), .ReadDat( memDatRead ),
                        .WEN( MWrite ), .REN( MRead ) );
                // ALU Control( ALU OP, OPCODE, ALU CNT );
                ALU_Control aluCTR( .ALU_OP( ALU_op ), .OPCODE( Instr_[15:12] ), .ALU_CNT( ALU_cnt ) );
                // ALU( ALU OP, A, B, ALU OUT, ZF);
                ALU alu( .ALU_OP( ALU_cnt ), .A( S1_0 ), .B( ALU_B ), .ALU_OUT( ALU_O ), .ZF( Z ) );
                // Registers( CLK, WEN, RegS1, RegS2, WrtDst, S1_Out, S2_Out, WriteData);
                Registers regList( .CLK( clk ), .WEN( RegWrite ) , .RegS1( regS1 ), .RegS2( regS2 ),
.WrtDst( wrtDst ), .S1_Out( S1_0 ), .S2_Out( S2_0 ), .WriteData( WriteData_ ) );
        assign PCn2 = PC_ + 16'd2;
                                        // PCn2 = PC+2 for next address given no jump/branch
                                                         assign J = { PCn2[15:13], Jshift };
        assign Jshift = {Instr_[11:0], 1'b0};
        //Jshift = Offset << 1
                                                         Jump instruct = Old PCn2 with Jump offset
        assign wrtDst = (RegDst) ? Instr [5:3] : Instr [8:6];
        // Write destination is OP3 (write dest) if RegDst=1, otherwise wrtDst => RegS2 addr
        assign regS1 = Instr_[11:9];
                                      assign regS2 = Instr_[8:6];
        // Assign internal regS1 & regS2 with respective addresses
        assign im_Ext = { {10{Instr_[5]}} , Instr_[5:0] };
        // Immediate extension turns INSTR [5:0] ---> xxxx xxxx xx54 3210 [x = bit 5 repeated]
        assign ALU B = (ALUsrc) ? im Ext : S2 0;
        // If ALUSTC = 1, IM Ext becomes ALU B | Otherwise ALU B remains S2 0
        assign BEQa = PCn2 + { im_Ext[14:0] , 1'b0 }; assign BNEa = PCn2 + { im_Ext[14:0] , 1'b0 };
        // Concatenate Immediate signed extension with 1 in LSB spot, add this to PCn2 for BEQ/NE
        assign PCn2 or BEQ = (BEQ & Z) ? BEQa : PCn2;
                                                                 // If no BEQ/NE load PCn2 like usual
        assign PCn2 or BXX = (BNE & !Z) ? BNEa : PCn2 or BEQ; // If BEQ/NE & Z or !Z, load B addr
        assign PCn1 = (JMP) ? J : PCn2_or_BXX;
                                                         // Jump to J addr if JMP, else PCn2 or Branch
        assign WriteData = (M2R) ? memDatRead : ALU 0;
                                                                 // If M2R cont sig, then output of
                                                                 // DataMemory read -> WriteData regList
        assign OPCODE = Instr_[15:12];
                                               // Output OPCODE from instruction opcode
```

# RESULTS – Signal Waveform:



Figure 16: [Results] Group 1 := internal wirings for 'RISC 16b' | Group 2 := internal wirings for 'Datapath'

# **Results Analysis:**

The circuit is positive edge triggered by the clock signal in Group 1. Initially the instructions have PC set to 0, and the first line of assembly codes of instructions are to load  $R0 \le MEM[R2+0]$ . Since all registers are initialized to 0 the load instruction moves the contents of Data Memory[R2 (0) + 0] to R0 (0->1), and this is shown in the WriteData wire before the first rising edge. The test bench is non exhaustive, but it is heuristic (written to demonstrate sufficient capabilities by hand) such that the machine code written in Fig. 9 controls the operations performed during that clock cycle. The results from this test show how the processor reacts for every opcode in the system, including BEQ, BNE, and JUMP (shown in the column of values where respective control signal is raised Fig. 3). The arithmetic operations are performed for the 8 data processing instructions, the result is displayed in the wire ALU\_O. The wires wrtDst, regS1, regS2, contain the addresses that hold the values for the respective operands; their assignment is dependent on control signals / instruction being performed. Immediate Extension (im\_Ext) functions as a signed extension tool for the circuit, where bit 6 is extended through to the MSB of the instruction and fed into the ALU. PCn1 and PCn2 are the respective registers to hold the value of PC's next and  $2^{nd}$  to follow instruction addresses. BEQa and BNEa hold the branch address that will be assigned to PCn2 if the control signal conditions are met. Jshift is a register that holds offset for the wire J which is the value of the jump location (only assigned with respective control signal JUMP).

# <u>CONCLUSION – Summary & References:</u>



**RISC Pipelining** 

## **Summary:**

This processor serves as a proof of concept that reflects the stages of designing and implementing a basic RISC processor. In the process of building the circuit, it became evident on where future processors could improve to take advantage of hardware and clock speeds. Future designs of a RISC processor should implement some of the following changes which can be a great improvement to the current operation:

- 1. Pipelining: Multistage processing (stages build over cycles like a staircase).
- 2. Multicycle: Format with additional cycles.
- 3. Larger data pathways to provide a further reach in memory, and longer instructions.

**References:** 

- [1] "16-bit RISC processor," FPGA Projects, Verilog Projects, VHDL Projects FPGA4student.com. [Online]. Available: https://www.fpga4student.com/2017/04/verilog-code-for-16-bit-risc-processor.html. [Accessed: 10-May-2022].
- [2] B. Jacob, "The RiSC-16 Instruction-Set Architecture," ENEE 446: Digital Computer Design The RiSC-16 Instruction-Set Architecture, 2000.
- [3] Divya and Deepty, *A Verilog-Based Design of 16–Bit RISC Processor*, Jun-2015. [Online]. Available: www.erpublication.org. [Accessed: 10-May-2022].
- [4] N. E. Naga, "RISC-Architecture." Dr. N. El Naga, Simi Valley, Jan-2022.
- [5] S. Gaonkar and A. M., "Design of 16-bit RISC Processor," International Journal of Scientific Research in Physics and Applied Sciences, 2014. [Online]. Available: https://www.google.com/url?sa=t&rct=j&q=&esrc=s&source=web&cd=&cad=rja&uact=8&ved=2ahUK EwiWo7C42t73AhUFK0QIHa1fDt0QFnoECCcQAQ&url=https%3A%2F%2Fwww.isroset.org%2Fpub\_paper%2FIJSRPAS%2FISROSET-IJSRPAP-00068.pdf&usg=AOvVaw3DuvepdfrvIXE4TdG4C2dq. [Accessed: 10-May-2022].
- [6] V. Rao, A. Anita, and K. Bhaaskaran, Design of a 16 Bit RISC Processor, Aug-2015.