## CPE142: COMPUTER ORGANIZATION

## **DECEMBER FOURTH 2014**

# Term Project: Phase Two

Authors:
Ben SMITH 55%
Devin MOORE 45 %

*Instructor:* Dr. Behnam ARAD



## CONTENTS

| 1            | Introdu                   | iction      |            |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 1  |
|--------------|---------------------------|-------------|------------|---------|--------|-------|-------|------|------|-----|-------|----|---|------|-------|-------|-------|---|----|
| II           | Instruc                   | tion Set A  |            |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 1  |
|              | II-A                      | Supported   | Instructi  | ion Se  | t Typ  | pes   |       |      |      |     |       |    | • | <br> | <br>• | <br>• | <br>• | • | 1  |
| III          | Memor                     | y and Reg   | ister Des  | sign    |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 2  |
|              | III-A                     | Main Mei    | •          |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 2  |
|              | III-B                     | Program 1   | •          |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 2  |
|              | III-C                     | Register I  | File       |         |        |       |       |      |      |     |       |    |   | <br> | <br>• | <br>• | <br>• | • | 2  |
| IV           | Data Pa                   | ath Organi  | ization    |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 4  |
|              | IV-A                      | Number of   | of Pipe St | tages   |        |       |       |      |      |     |       |    |   | <br> |       |       |       |   | 4  |
|              | IV-B                      | Hazard de   | etection a | and mi  | tigati | ion   |       |      |      |     |       |    |   | <br> |       |       |       |   | 4  |
|              | IV-C                      | Stage 1.    |            |         |        |       |       |      |      |     |       |    |   | <br> |       |       |       |   | 5  |
|              |                           | IV-C1       | Main C     | ontrol  | Unit   | t and | l Exc | epti | on ] | Han | dling | g. |   | <br> |       |       |       |   | 5  |
|              |                           | IV-C2       | Sign Ex    | ktender | r      |       |       |      |      |     |       |    |   | <br> |       |       |       |   | 5  |
|              |                           | IV-C3       | ALU C      | ontrol  | Unit   | ·     |       |      |      |     |       |    |   | <br> |       |       |       |   | 5  |
|              |                           | IV-C4       | Branchi    | _       |        | •     |       |      |      |     |       |    |   |      |       |       |       |   | 5  |
|              | IV-D                      | Stage 2.    |            |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 7  |
|              | IV-E                      | Stage 3.    |            |         |        |       |       |      |      |     |       |    |   | <br> | <br>• |       |       | • | 7  |
| $\mathbf{V}$ | Simulat                   | tion and V  | erificatio | n       |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 10 |
|              | V-A                       | Term Pro    | ject Statu | is Repo | ort .  |       |       |      |      |     |       |    |   | <br> |       |       |       |   | 10 |
|              | V-B                       | Expected    | Results    |         |        |       |       |      |      |     |       |    |   | <br> |       |       |       | • | 10 |
| VI           | Design                    | Source Co   | de         |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 10 |
|              |                           | VI-1        | Stage C    | ne .    |        |       |       |      |      |     |       |    |   | <br> |       |       |       |   | 10 |
|              |                           | VI-2        | Stage T    | wo .    |        |       |       |      |      |     |       |    |   | <br> |       |       |       |   | 11 |
|              |                           | VI-3        | Stage T    | `hree   |        |       |       |      |      |     |       |    |   | <br> |       |       |       | • | 14 |
| VII          | Verifica                  | ition Sourc | e Code     |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 17 |
| <b>X/TIT</b> | D21.1 C                   |             | 4:1:4:     |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 21 |
| VIII         | Bulla S                   | cripts and  | uunues     |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 21 |
|              |                           |             |            |         | L:     | IST ( | of Fi | IGUI | RES  |     |       |    |   |      |       |       |       |   |    |
| 1            | A Type                    | Instruction | Format     |         |        |       |       |      |      |     |       |    |   | <br> |       |       |       |   | 1  |
| 2            |                           | Instruction |            |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 1  |
| 3            |                           |             |            |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 2  |
| 4            | C Type Instruction Format |             |            |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   |    |
| 5            | • •                       | File Block  |            |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 3  |
| 6            | _                         | Organizati  |            |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 7  |
| 7            | -                         | Organizati  | _          |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 8  |
| 8            |                           | Organizati  |            |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   | 8  |
| 9            | Pipeline Organization     |             |            |         |        |       |       |      |      |     |       |    |   |      |       |       |       |   |    |

## LIST OF TABLES

| II   | Main Memory Module Ports            |
|------|-------------------------------------|
| III  | Program Memory Module Ports         |
| I    | Full Set of Supported Instructions  |
| IV   | Register File Control Signals       |
| V    | Hazard Detection Unit Inputs        |
| VI   | Hazard Detection Unit Control Logic |
| X    | Sign Extention Logic Table          |
| VII  | Control Logic Truth Table           |
| VIII | ALU Control Logic Truth Table       |
|      | Jump Control Logic                  |

#### I. Introduction

THIS document details the design process of the CSUS CPE 142 Computer Organization course's term project. We have been asked to designed a pipelined datapath which implements an instruction set that is similar to MIPS in architecture. This project exercises a number of design principals from the course material, particularly design considerations for hazard detection and mitigation. This project started with several design specifications, the CPU had to be pipelined, hazards must be dealt with and the supported instruction set was given. Other than the mentioned guidelines the students were asked to make design decisions, the depth of the pipeline, which stage to put various components, and how to mitigate potential hazards.

This document will first introduce the instruction set as specified in the project specification. This will present an opportunity to begin the discussion about the components that will be required to implement the functionality described by the instructions. From this high level view of the architectue we will begin to look at the functionality of the individual components of the system and what functionality they perform. After the individual blocks are described the processes of connecting them together and the dangers that must be mitgated are discussed.

#### II. INSTRUCTION SET ARCHITECTURE

INSTRUCTION set architecture describes the fundamental elements of a processor's ability to provide a service for software. This is also a sort of *contract* between hardware and software developers. As hardware developers we are saying this is what we promise to provide, our hardware can perform these operations for you. As the instruction set is the focus of the hardware we are designing, it makes sense to begin the design process with a through understanding of what hardware is to perform.

#### A. Supported Instruction Set Types

There are four instruction types in the prescribed instruction set, each of these types will support several different operations. Most instructions will add to the hardware that must be implemented as they ask for more functionality. Our processor will start with the most basic components, program memory, program counter and the hardware that's required to increment the program counter.

Instruction Format A: provides support for several arithmetic operations. All type A instructions carry an all zero opcode, the type of arithmetic operation is always decided by the four bit "funct code" field of the instruction. The organization of the instruction allows the func field to be supplied directly to the hardware which will perform the arithmetic without increasing the complexity of the main control logic. A full listing of supported hardware can be found in Table I.

This instruction type introduces a need for the first two components of this processor, the Arithmetic and Logic Unit, or ALU, and a register file for providing input and recording the output of the ALU.

| 4- bit opcode | 4-bit operand 1 | 4-bit operand 2 | 4-bit funct code |
|---------------|-----------------|-----------------|------------------|
|---------------|-----------------|-----------------|------------------|

Fig. 1: A Type Instruction Format

Instruction Format B: provides a way to load and store information from main memory. This greatly expands the capability of the ALU by removing the storage limitation of the register file. The new instructions require the implementation of some sort of addressable memory hardware to access. The two B type instructions, load word and store word, use indirect addressing schemes they will require the use of the ALU to calculate the physical address that is to be read or written to. The offset used in indirect addressing is signed and only 4 bits it necessitates new hardware to handle the sign extension out to the 16 bit width required by the ALU.

| 4- bit opcode 4-bit operand 1 | 4-bit operand 2 | 4-bit offset |
|-------------------------------|-----------------|--------------|
|-------------------------------|-----------------|--------------|

Fig. 2: B Type Instruction Format

Instruction Format C: Allows the CPU to change the program counter based on logical outcomes. The instruction supplies an offset and a number to compare to a specific register, R0. The instructions jump when the instruction's operand 1 field is greater, equal, or less than R0 depending on the instruction. This comparison operation requires either the ALU or specialized hardware to provide these comparisons. There must also be additional hardware which will allow the instruction to effect the program counter. The jump range of these

instructions is increased by shifting the 8-bit offset field left on the natural word boundary of memory. This can be done because all instructions are the same width.



Fig. 3: C Type Instruction Format

Instruction Format D: allows the program counter to be set to almost anywhere in the program memory space. It does this by carrying a relatively large 13-bit effective jump offset. Although the opcode only allows for a 12-bit offset filed, the number is shifted to the left because instructions only start at even memory locations.

| 4- bit opcode | 12-bit offset in jump unused in halt |  |
|---------------|--------------------------------------|--|
|---------------|--------------------------------------|--|

Fig. 4: D Type Instruction Format

#### III. MEMORY AND REGISTER DESIGN

EMORY is so crucial to the operation of the system it was the first system block to undergo design. The project has a few requirements with regard to memory. These requirements dictate how the memory can be accessed and it's total capacity. The register file will require several custom logic functions to allow the ALU access to a special register for divide and multiplication operations that produce 32 bits of output. The following subsections detail the high level functionality of our processor's memory organization at an abstract level.

#### A. Main Memory

The system is based on a 16 bit architecture, the memory will make full use of the addressing lines and provide  $2^{16}$  total bytes of memory. The memory is byte addressable but will always return a 16 bit word, the byte at the address port and the following byte.

# TABLE II MAIN MEMORY MODULE PORTS

| Signal                 | Type      | Operation                                                        |  |  |  |  |
|------------------------|-----------|------------------------------------------------------------------|--|--|--|--|
| write_enable           | logic     | write data into memory at the next positive edge clock           |  |  |  |  |
| write_address logic[16 |           | the address data will be written to if write is to take place    |  |  |  |  |
| write_data             | logic[16] | the address data will be written to if write is to take place    |  |  |  |  |
| data_out               | logic[16] | the 16 bit word at location write_address will be made available |  |  |  |  |

### B. Program Memory

The program memory will be a combinatorial element which will output the instruction at a given address. There will be no synthasizable mechanism for loading this memory, it will be loaded by the system's testbench at simulation time.

TABLE III
PROGRAM MEMORY MODULE PORTS

| Signa | l Type      | Operation                                            |
|-------|-------------|------------------------------------------------------|
| ir    | logic[16]   | address from program counter,                        |
|       |             | memory will return content at the specified location |
| ou    | t logic[16] | Instruction from address supplied at input port      |

## C. Register File

The register file's basic function is to provide the contents of a register when an address is supplied to it's address port. The register file has has two address ports and two data ports. Data will be produced on the output ports as soon as it is ready, not waiting for a clock. The write procedure is sequential and the data will be written on the rising edge of the system clock. The register will also implement two custom functions based around the R0 register. R0 will be accessible through the register ports like all of the other registers, but in addition to this it will respond to R0\_en and R0\_read.

TABLE I FULL SET OF SUPPORTED INSTRUCTIONS

| syntax             | opcode                                                                                                                                                                                               | op1                                                                                                                                                                                                                                                                | op2          | f. Code      | type                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| add op1, op2       | 0000                                                                                                                                                                                                 | reg                                                                                                                                                                                                                                                                | reg          | 1111         | A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | op1 = op1 + op2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| sub op1, op2       | 0000                                                                                                                                                                                                 | reg                                                                                                                                                                                                                                                                | reg          | 1110         | A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | op1 = op1 - op2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| and op1, op2       | 0000                                                                                                                                                                                                 | reg                                                                                                                                                                                                                                                                | reg          | 1101         | A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | op1 = op1 & op2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| or op1, op2        | 0000                                                                                                                                                                                                 | reg                                                                                                                                                                                                                                                                | reg          | 1100         | A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $op1 = op1 \mid op2$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| mul op1, op2       | 0000                                                                                                                                                                                                 | reg                                                                                                                                                                                                                                                                | reg          | 0001         | A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | op1 = op1 * op2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                    |                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                    |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | op1: Product (lower half)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                    |                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                    |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R0: Product (upper half)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| div op1, op2       | 0000                                                                                                                                                                                                 | reg                                                                                                                                                                                                                                                                | reg          | 0010         | A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | op1: 16-bit quotient                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                    |                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                    |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R0: 16-bit remainder                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| sll op1, op2       | 0000                                                                                                                                                                                                 | reg                                                                                                                                                                                                                                                                | immd         | 1010         | A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | shift op1 to the left by op2 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| slr op1, op2       | 0000                                                                                                                                                                                                 | reg                                                                                                                                                                                                                                                                | immd         | 1011         | A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | shift op1 to the right by op2 bits with sign extension                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| rol op1, op2       | 0000                                                                                                                                                                                                 | reg                                                                                                                                                                                                                                                                | immd         | 1000         | A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | rotate left op1 by op2 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| ror op1, op2       | 0000                                                                                                                                                                                                 | reg                                                                                                                                                                                                                                                                | immd         | 1001         | A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | rotate right op1 by op2 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| lw op1, immd (op2) | 1000                                                                                                                                                                                                 | reg                                                                                                                                                                                                                                                                | reg          | N/A          | В                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | op1 = Mem [ immd + op2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                    |                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                    |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (sign extend immd)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| sw op1, immd (op2) | 1011                                                                                                                                                                                                 | reg                                                                                                                                                                                                                                                                | reg          | N/A          | В                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Mem [immd + op2] = op1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                    |                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                    |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (sign extend immd)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| blt op1, op2       | 0100                                                                                                                                                                                                 | reg                                                                                                                                                                                                                                                                | immd.        | N/A          | С                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | if ( op1 $<$ R0 ) then                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                    |                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                    |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PC = PC + op2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                    |                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                    |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (sign extend op2 & shift left)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| bgt op1, op2       | 0101                                                                                                                                                                                                 | reg                                                                                                                                                                                                                                                                | immd.        | N/A          | C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | if(op1 > R0) then                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                    |                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                    |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PC=PC+ op2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                    |                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                    |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (sign extend op2 & shift left)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| beq op1, op2       | 0110                                                                                                                                                                                                 | reg                                                                                                                                                                                                                                                                | immd.        | N/A          | C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | if $(op1 = R0)$ then                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                    |                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                    |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PC = PC + op2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                    |                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                    |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (sign extend op2 & shift left)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| jmp op1            | 1100                                                                                                                                                                                                 | off                                                                                                                                                                                                                                                                |              | N/A          | D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | pc = pc + op1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| _                  |                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                    |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (S.E. op1 and left shift)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Halt               | 1111                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                    |              | N/A          | D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | halt program execution                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                    | add op1, op2 sub op1, op2 and op1, op2 or op1, op2 mul op1, op2 div op1, op2 sll op1, op2 slr op1, op2 rol op1, op2 rol op1, op2 lw op1, immd (op2) blt op1, op2 bgt op1, op2  bgt op1, op2  jmp op1 | add op1, op2 0000 sub op1, op2 0000 and op1, op2 0000 mul op1, op2 0000 div op1, op2 0000 sll op1, op2 0000 sll op1, op2 0000 rol op1, op2 0000 rol op1, op2 0000 lw op1, immd (op2) 1000 sw op1, immd (op2) 1011 blt op1, op2 0100 bgt op1, op2 0110 jmp op1 1100 | add op1, op2 | add op1, op2 | add op1, op2         0000         reg         reg         1111           sub op1, op2         0000         reg         reg         1110           and op1, op2         0000         reg         reg         1101           or op1, op2         0000         reg         reg         1100           mul op1, op2         0000         reg         reg         0001           div op1, op2         0000         reg         immd         1010           sll op1, op2         0000         reg         immd         1011           rol op1, op2         0000         reg         immd         1000           ror op1, op2         0000         reg         immd         1001           lw op1, immd (op2)         1000         reg         reg         N/A           sw op1, immd (op2)         1011         reg         reg         N/A           bgt op1, op2         0100         reg         immd         N/A           beq op1, op2         0101         reg         immd         N/A           jmp op1         1100         off         —         N/A | add op1, op2         0000         reg         reg         1111         A           sub op1, op2         0000         reg         reg         1110         A           and op1, op2         0000         reg         reg         1101         A           or op1, op2         0000         reg         reg         1100         A           mul op1, op2         0000         reg         reg         0001         A           sll op1, op2         0000         reg         immd         1010         A           sll op1, op2         0000         reg         immd         1011         A           rol op1, op2         0000         reg         immd         1001         A           rol op1, op2         0000         reg         immd         1001         A           lw op1, immd (op2)         1000         reg         reg         N/A         B           sw op1, immd (op2)         1011         reg         reg         N/A         B           blt op1, op2         0100         reg         immd         N/A         C           beq op1, op2         0101         reg         immd         N/A         C           jmp op1< |

| $\overline{}$ |                                                              |
|---------------|--------------------------------------------------------------|
|               |                                                              |
| Sur Sur Sur   | R0_read RD1[15:0]<br>RA1[3:0]<br>RA2[3:0]                    |
|               | RD2[15:0]                                                    |
|               | Register File                                                |
|               | write_address[15:0]<br>write_data[31:0]<br>write_en<br>R0_en |

Fig. 5: Register File Block

# TABLE IV REGISTER FILE CONTROL SIGNALS

| Signal        | type      | Operation                                                                       |  |  |  |  |  |
|---------------|-----------|---------------------------------------------------------------------------------|--|--|--|--|--|
| RA1           | logic[4]  | read address for port 1                                                         |  |  |  |  |  |
| RA2           | logic[4]  | read address for port 2                                                         |  |  |  |  |  |
| RD1           | logic[16] | the 16 bit word at location write_address will be made available                |  |  |  |  |  |
| RD2           | logic[16] | the 16 bit word at location write_address will be made available                |  |  |  |  |  |
| write_enable  | logic     | when asserted data from write_data is captured on the falling edge of the clock |  |  |  |  |  |
| write_address | logic[4]  | the address data will be written to if write is to take place                   |  |  |  |  |  |
| _             |           | the data to be written at the positive edge of the clock                        |  |  |  |  |  |

#### IV. DATA PATH ORGANIZATION

#### A. Number of Pipe Stages

The number of pipe stages the the primary design challenge of the first phase. A great deal of the difficulty surrounded assumptions that had to be made in the selection of the number of pipe stages. Pipelined designs are used to split combinational work across stages using flip flops to allow for higher global clock frequencies. We had to choose the number of pipe stages, guessing the longest path in the design. Given our understanding of digital logic we estimate that the ALU's signed divider circuit will require the most time by a wide margin. Because we do not intend to design a pipelined divider this operation is an atomic unit for us.

Because the ALU is assumed to require the longest time there is no logic between the inputs, outputs and the pipe flops ensuring highest possible operating frequency for the system. All of the control logic is implemented in the first stage and is assumed to require less time than the divisor circuit.

## B. Hazard detection and mitigation

The hazard detection unit is used to detect and handle any potential hazards that may occur due to pipelining. With the current three stage design, its outputs will be controlling register forwarding and stalling branch instructions for one cycle when a hazard is detected. The most common hazard with this design is a data hazard. This occurs when an instruction is dependent on data from a previous instruction that has not yet been written back to the register file. When this occurs, the hazard detection unit will decide which control signals must be high in order to forward the correct data to where it will be used. These conditions can be found in Table VI

# TABLE V HAZARD DETECTION UNIT INPUTS

| Input           | Output is high when the following conditions are met                                                    |
|-----------------|---------------------------------------------------------------------------------------------------------|
| r0_en           | This bit comes from the ALU control in the first stage. It is high for a MULTIPLY or DIVIDE instruction |
| instr[15:12]    | This is the OPCODE from the first stage                                                                 |
| S2.instr[15:12] | This is the OPCODE from the second stage                                                                |
| S3.instr[15:12] | This is the OPCODE from the third stage                                                                 |
| instr[11:8]     | This is R1, typically the destination register address for instruction in first stage                   |
| instr[7:4]      | This is R2, typically the source register address for instruction in first stage                        |
| S2.instr[11:8]  | This is R1 of the second stage, typically the destination register                                      |
| S3.instr[11:8]  | This is R1 of the third stage, typically the destination register                                       |

### TABLE VI HAZARD DETECTION UNIT CONTROL LOGIC

| Signal | Output is high when the following conditions are met                                                                                                                                                                       |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| haz0   | Arithmetic or load followed two instructions later another arithmetic(Or STORE) using same destination register for R1.                                                                                                    |
| haz1   | Arithmetic or load directly followed by an arithmetic op with the R1 as the first destination.                                                                                                                             |
| haz2   | Arithmetic or load directly followed by an arithmetic op with the R2 as the first destination.                                                                                                                             |
| haz3   | Arithmetic or load followed 2 instructions later by an arithmetic op with the R2 as the first destination                                                                                                                  |
| haz4   | An Arithmetic operation is followed directly by a branch instruction                                                                                                                                                       |
| haz5   | LOAD is followed directly, or second instruction, by a branch instruction using the dest register for compare. Also if an arithmetic op was followed 2 instructions later by a branch instruction using it's dest register |
| haz6   | Multiply or divide is followed directly by a branch instruction(What registers they specify does not matter. This is for R0 which is implicitly used by all 3 types)                                                       |
| haz7   | Multiply or divide is followed 2 instructions later by a branch instruction(What registers they specify does not matter. This is for R0 which is implicitly used by all 3 types)                                           |
| haz8   | LOAD is followed directly by a STORE instruction using same reg for dest(load)/src(store)                                                                                                                                  |
| haz9   | LOAD is followed 2 instructions later by a STORE instruction using same reg for dest(load)/src(store)                                                                                                                      |
| haz10  | Arithmetic instruction followed directly by a STORE instruction using same reg for dest/src                                                                                                                                |
| stall  | LOAD is followed directly by a branch instruction using the dest register for compare                                                                                                                                      |

#### C. Stage 1

The first stage of this design contains nearly all of the control logic for processor. Since the path through the 16-bit signed divider of stage two is so long, a lot of control logic can be implemented without effecting the maximum frequency of the CPU. Much of this logic will be in parallel. The main control unit, the hazard detection unit, and most of the jump unit are all independent of each other and control separate signals. Most of the logic will be in the hazard detection unit, and will require inputs from all three stages before the outputs can drive anything.

1) Main Control Unit and Exception Handling: The main control unit is responsible for decoding the opcode of the current instruction and controlling the data path. The truth table for this logic can be found in Table VII. The exception handling logic is omitted from this table due to size and complexity. Since the control unit is already handling the control signals for the halt operation, it also contains the logic to handle exceptions. There are three types of exceptions that are being handled; divide by zero, overflow, and unknown opcode.

The ALU will be in charge of detecting a divide by zero, or an overflow. If the operation is to be a 16 bit signed division, it will check the divisor for a 0 and assert a div0 signal there is is an attempt to divide by zero. If an overflow is detected, it will assert the overflow flag. Both of these signals are sent to the main control unit, where it will halt the system by gating all of the clock inputs to the flops. It will do the same for the halt instruction, or any opcode that is unknown.

- 2) Sign Extender: The sign extender in the first stage must be able to handle 4, 8, and 16 bit inputs from the different types of instructions. The main control unit will provide the control signals to let the sign extender know which bits to extend. The logic can be seen in Table X.
- 3) ALU Control Unit: The ALU control unit directly controls the operations of the ALU. It receives an ALUop bit from the main control unit to signal the use of the instruction's function code. If this bit is low, the ALU control signals will be determined by the function code, if it is high, the operation will be addition for the case of store and load instructions. For branching instructions, these signals don't matter because the main ALU results are not used. It would be more energy efficient to

use another bit for those operations to completely shut off the ALU, but there are no energy constraints on our design.

There are 5 output signals from the ALU control unit, four of which are input signals to the main ALU that determine its operations. The fifth output bit, imm\_b, is used to bring the immediate value from the instruction into the ALU for the shift and rotate functions. Since there are separate function for rotating left and right, there is no need to treat the immediate as a signed number and it is not sign extended.

4) Branching and Jump Control Unit: The jump control unit decides whether to take PC + 2 or PC + offset during a branch or jump instruction. This unit will be part of the critical path for this particular stage. Using the opcode input, it will determine what instruction is being performed and how to drive the jmp output based off the result from the comparator if necessary. The comparator results will be valid after the register file has been indexed, any hazards have been dealt with, and the register contents have propagated through the comparator. The truth table can be seen in Table IX.

All of the branching and jumping logic is handled within this first stage thanks to the large division path of the second stage. The comparator will output either a 00 for equal, 01 for R1; R0, and a 10 for R1; R0. The jump control unit will compare those results to the opcode to determine whether or not a branch will be taken. If the opcode is for JMP, it will assert the jmp control bit no matter what the comparator says.

TABLE X
SIGN EXTENTION LOGIC TABLE

| Input         |               | Output               |
|---------------|---------------|----------------------|
| offset_sel[1] | offset_sel[0] | Action               |
| 0             | 0             | nothing              |
| 0             | 1             | extend 4 bits to 16  |
| 1             | 0             | extend 8 bits to 16  |
| 1             | 1             | extend 12 bits to 16 |

TABLE VII CONTROL LOGIC TRUTH TABLE

|             | Input     |           |           |           | Output |                 |       |       |         |        |          |
|-------------|-----------|-----------|-----------|-----------|--------|-----------------|-------|-------|---------|--------|----------|
| Instruction | instr[15] | instr[15] | instr[15] | instr[15] | ALUop  | offset_sel[1:0] | mem2r | memwr | R0_read | reg_wr | se_imm_a |
| Type A      | 0         | 0         | 0         | 0         | 0      | 00              | 0     | 0     | 0       | 1      | 1        |
| Load        | 1         | 0         | 0         | 0         | 1      | 10              | 1     | 0     | 0       | 1      | 0        |
| store       | 1         | 0         | 1         | 1         | 1      | 10              | 0     | 1     | 0       | 0      | 0        |
| BLT         | 0         | 1         | 0         | 0         | 0      | 10              | 0     | 0     | 1       | 0      | 1        |
| BGT         | 0         | 1         | 0         | 1         | 0      | 10              | 0     | 0     | 1       | 0      | 1        |
| BE          | 0         | 1         | 1         | 0         | 0      | 10              | 0     | 0     | 1       | 0      | 1        |
| JMP         | 1         | 1         | 0         | 0         | 0      | 11              | 0     | 0     | 0       | 0      | 1        |
| Halt        | 1         | 1         | 1         | 1         | 0      | 00              | 0     | 0     | 0       | 0      | 1        |

TABLE VIII
ALU CONTROL LOGIC TRUTH TABLE

| Input       |       |          |          |          |          | Output      |             |             |             |       |
|-------------|-------|----------|----------|----------|----------|-------------|-------------|-------------|-------------|-------|
| Instruction | ALUop | instr[3] | instr[2] | instr[1] | instr[0] | alu_ctrl[3] | alu_ctrl[2] | alu_ctrl[1] | alu_ctrl[0] | imm_b |
| SW/LW       | 1     | X        | X        | X        | X        | 0           | 0           | 0           | 0           | 0     |
| Add         | 0     | 1        | 1        | 1        | 1        | 0           | 0           | 0           | 0           | 0     |
| sub         | 0     | 1        | 1        | 1        | 0        | 0           | 0           | 0           | 1           | 0     |
| AND         | 0     | 1        | 1        | 0        | 1        | 0           | 0           | 1           | 0           | 0     |
| OR          | 0     | 1        | 1        | 0        | 0        | 0           | 0           | 1           | 1           | 0     |
| MULT        | 0     | 0        | 0        | 0        | 1        | 0           | 1           | 0           | 0           | 0     |
| DIV         | 0     | 0        | 0        | 1        | 0        | 0           | 1           | 0           | 1           | 0     |
| SHL         | 0     | 1        | 0        | 1        | 0        | 0           | 1           | 1           | 0           | 1     |
| SHR         | 0     | 1        | 0        | 1        | 1        | 0           | 1           | 1           | 1           | 1     |
| ROL         | 0     | 1        | 0        | 0        | 0        | 1           | 0           | 0           | 0           | 1     |
| ROR         | 0     | 1        | 0        | 0        | 1        | 1           | 0           | 0           | 1           | 1     |

TABLE IX
JUMP CONTROL LOGIC

|             | Input     |           |           |           |               |               | Output |
|-------------|-----------|-----------|-----------|-----------|---------------|---------------|--------|
| Instruction | instr[15] | instr[14] | instr[13] | instr[12] | cmp_result[1] | cmp_result[0] | jmp    |
| BLT         | 0         | 1         | 0         | 0         | 0             | 0             | 0      |
| BLT         | 0         | 1         | 0         | 0         | 0             | 1             | 1      |
| BLT         | 0         | 1         | 0         | 0         | 1             | 0             | 0      |
| BLT         | 0         | 1         | 0         | 0         | 1             | 1             | 0      |
| BGT         | 0         | 1         | 0         | 1         | 0             | 0             | 1      |
| BGT         | 0         | 1         | 0         | 1         | 0             | 1             | 0      |
| BGT         | 0         | 1         | 0         | 1         | 1             | 0             | 0      |
| BGT         | 0         | 1         | 0         | 1         | 1             | 1             | 0      |
| BE          | 0         | 1         | 1         | 0         | 0             | 0             | 0      |
| BE          | 0         | 1         | 1         | 0         | 0             | 1             | 0      |
| BE          | 0         | 1         | 1         | 0         | 1             | 0             | 1      |
| BE          | 0         | 1         | 1         | 0         | 1             | 1             | 0      |
| JMP         | 1         | 1         | 0         | 0         | 0             | 0             | 1      |
| JMP         | 1         | 1         | 0         | 0         | 0             | 1             | 1      |
| JMP         | 1         | 1         | 0         | 0         | 1             | 0             | 1      |
| JMP         | 1         | 1         | 0         | 0         | 1             | 1             | 1      |



Fig. 6: Pipeline Organization Stage One

## D. Stage 2

The entire second stage of this design belongs to the Arithmetic Logic Unit as seen in Figure 7. This ALU supports all of the operations listed in Table VIII. Its function is determined by the ALU\_control in the first stage. The 16 bit signed division will be our longest combinatorial path between stages, so there is very little logic between the ALU and the flip-flops.

#### E. Stage 3

The third stage of this pipelined processor handles memory references and writes back to the register file as seen in Figure 8. The main logic of this stage is contained in the main memory unit which is described in section two of this document.



Fig. 7: Pipeline Organization Stage Two



Fig. 8: Pipeline Organization Stage Three



#### V. SIMULATION AND VERIFICATION

#### A. Term Project Status Report

#### B. Expected Results

We were given a small amount of assembly code to test our processor.

```
SUB R1, R2
OR R3, R4
AND R3, R2
MUL R5, R6
DIV R1, R5
SUB RO, RO
SLL R4, 3
SLR R4,
ROR R6, 3
ROL R6, 2
BEQ R7,
ADD R11, R1
BLT R7, 5
ADD R11, R2
BGT R7, 2
ADD R1, R1
ADD R1, R1
LW R8, 0(R9)
ADD R8, R8
SW R8, 2 (R9)
LW R10, 2 (R9)
ADD R12, R12
SUB R13, R13
ADD R12, R13
EFFF
```

../Paper/listings/program.asm

#### VI. DESIGN SOURCE CODE

```
1) Stage One: 

—
    module alu(
         input alu_pkg::in_t
          input alu_pkg::control_e control,
          output alu_pkg::status_t
          output integer out
    );
          import alu pkg::*;
10
          logic carry;
          logic signed [17:0] arith;
          always_comb begin
                     e(control)
OR : out = {16'b0,in.a | in.b};
AND : out = {16'b0,in.a & in.b};
MULT: out = in.a * in.b;
ROL : out = {16'b0,({in.a, in.a} << in.b%16)};
ROR : out = {16'b0,({in.a, in.a} >> in.b%16)};
SHL : out = {16'b0,in.a << in.b};
SHR : out = {16'b0,in.a >>> in.b};
SUR : berin
               case(control)
                      SUB : begin
                           arith = in.a - in.b;
                           out = {16'b0, arith[15:0]};
                     ADD : begin
                           arith = in.a + in.b;
                           out = {16'b0, arith[15:0]};
                            if(in.b != 0) begin
                                 out[15:0] = in.a / in.b;
out[31:16] = in.a % in.b;
                           else begin
                                 out = 32'b0;
                                 assert(0);
                           end
                     end
                endcase
          always comb begin:flag_logic
```

stat.zero = !(|out);

## ../source/Design/alu.sv

```
module adder(
    input logic [15:0] pc,
    input logic [15:0] offset,

4
    output logic [15:0] sum
);

8 logic overflow; // If there is an overflow, that is bad!
    assign {overflow, sum} = pc + offset;
endmodule
```

### ../source/Design/adder.sv

```
module alu(
         input alu_pkg::in_t
         input alu_pkg::control_e control,
         output alu_pkg::status_t
         output integer out
   );
         import alu_pkg::*;
         logic carry;
         logic signed [17:0] arith;
         always_comb begin
               case(control)
                   OR : out = {16'b0, in.a | in.b};
AND : out = {16'b0, in.a & in.b};
MULT: out = in.a * in.b;
                    MODI: Out = In.a * In.b;

ROL: out = {16'b0, ({in.a, in.a} << in.b%16)};

ROR: out = {16'b0, ({in.a, in.a} >> in.b%16)};

SHL: out = {16'b0, in.a <<< in.b};
                     SHR : out = {16'b0, in.a >>> in.b};
21
                     SUB : begin
                          arith = in.a - in.b;
                          out = \{16'b0, arith[15:0]\};
                    ADD : begin
arith = in.a + in.b;
                          out = \{16'b0, arith[15:0]\};
29
                          if(in.b != 0) begin
  out[15:0] = in.a / in.b;
  out[31:16] = in.a % in.b;
                          end
                          else begin
                               out = 32'b0;
assert(0);
37
                          end
                endcase
41
         always comb begin:flag logic
               stat.zero = !(|out);
stat.div0 = ((control == DIV)&&(in.b == 32'd0)) ? 1'b1 :
45
           stat.overflow = (control == ADD || control == SUB) ?
arith[17]^arith[16] : 1'b0;
49
               if(control == MULT) stat.sign = out[31];
                                           stat.sign = out[15];
               else
    endmodule
```

## ../source/Design/alu.sv

```
package alu_pkg;

typedef logic signed [15:0] word_16;

typedef enum logic[3:0]{
    MULT= 4'h1,
    DIV = 4'h2,
    ROL = 4'h8,
```

```
SHL = 4'hA,
            OR = 4'hC,
AND = 4'hD,
            SUB = 4'hE,
ADD = 4'hF
                                                                                         33
16
        } control e;
        // Status flags for ALU
        // sign asserted when positive
20
        typedef struct{
            logic sign;
logic overflow;
            logic zero;
logic div0;
                                                                                         41
24
        // Status flags for ALU
        // sign asserted when positive
        typedef struct{
            word_16 a;
                                                                                         49
        } in t:
   endpackage
```

## ../source/Design/alu\_pkg.sv

### ../source/Design/comparator.sv

```
module control_alu(
    input alu_pkg::control_e func,
    input wire ALUop,

output alu_pkg::control_e alu_ctrl,
    output logic immb,
    output logic RO_en
);
import alu_pkg::*;

assign immb = ((func == ROR)||(func == ROL)||(func == SHR)||(func == SHL));
    assign RO_en = ((func == MULT)||(func == DIV));
    assign alu_ctrl = (ALUop) ? ADD : func;

endmodule
```

#### ../source/Design/control\_alu.sv

```
2) Stage Two:
module control_hazard_unit(
                            s2 R0 en,
                            s3_R0_en,
    input types_pkg::opcode_t
                                        opcode,
    input types pkg::opcode t
                                        s2 opcode,
    input types_pkg::opcode_t
                                        s3_opcode,
    input wire
    input wire
                    [3:0]
                            s2 r1.
    output logic
                    [10:0] haz,
  import alu_pkg::*;
 import types_pkg::*;
 logic stall_logic;
  logic haz0, haz1, haz2, haz3, haz4, haz5, haz6, haz7, haz8,
  haz9, haz10;
```

```
// Arithmetic or load followed two instructions later // another arithmetic(Or STORE) using same destination % \left( 1\right) =\left( 1\right) \left( 1\right) 
 // register for R1.
 assign haz0 = ((opcode == ARITHM))
                        &&((s3_opcode == ARITHM))
&&((r1 == s3_r1));
assign haz[0] = (haz0) ? 1'b1 : 1'b0 ;
  // Arithmetic or load directly followed by an arithmetic
// op with the R1 as the first destination.
assign haz1 = ((opcode == ARITHM))
    &&((s2_opcode == ARITHM)||(s2_opcode == LW))
 \&\&((r1 == s2_r1));
assign haz[1] = (haz1) ? 1'b1: 1'b0;
  // Arithmetic or load directly followed by an arithmetic
  // op with the R2 as the first destination.
 assign haz2 = ((opcode == ARITHM))
    &&((s2_opcode == ARITHM)||(s2_opcode == LW))
                           &&((r2 == s2_r1));
 assign haz[2] = (haz2) ? 1'b1: 1'b0;
  // Arithmetic or load followed 2 instructions later by an
// Arithmetic of with the R2 as the first destination assign haz3 = ((opcode == ARITHM)) &&((s3_opcode == LW)) &&((r2 == s3_r1));
 assign haz[3] = (haz3) ? 1'b1: 1'b0;
  // An Arithmetic operation is followed directly by a
  // branch instruction
 &&((s2_opcode == ARITHM));
 assign haz[4] = (haz4) ? 1'b1: 1'b0;
 // LOAD is followed directly, or second instruction, by a \ensuremath{//} branch instruction using the dest register for compare.
// Also if an arithmetic op was followed 2 instructions
// later by a branch instruction using its dest register
assign haz5 = ((opcode == BE)||(opcode == BLT)||(opcode == BGT))
                           &&((s3_opcode == LW)||(s2_opcode == LW)||(s3_opcode ==
&&((r1 == s2_r1)||(r1 == s3_r1)&&!(s2_opcode == LW)); assign haz[5] = (haz5 && !haz4) ? 1'b1: 1'b0;
  // Multiply or divide is followed directly by a branch
// Multiply or divide is followed directly by a branch
// instruction(What registers they specify does not matter.
// This is for R0 which is implicitly used by all 3 types)
assign haz6 = ((opcode == BE)||(opcode == BLT)||(opcode == BGT))
&&((s2_R0_en)); // Only if MULT or DIV
 assign haz[6] = (haz6) ? 1'b1: 1'b0;
  // Multiply or divide is followed 2 instructions later by
 // a branch instruction(What registers they specify does // not matter. This is for RO which is implicitly used by
 assign haz7 = ((opcode == BE) || (opcode == BLT) || (opcode == BGT))
&&((s3_R0_en)); // Only if MULT or DIV
assign haz[7] = (haz7) ? 1'b1: 1'b0;
       // These LW/SW things might be checking the wrong registers // Check here if problems occur \,
        // LOAD is followed directly by a STORE instruction
        // using same reg for dest(load)/src(store)
assign haz8 = ((opcode == SW))
                                                               &&((s2_opcode == LW))
       \&\&((r1 == s2_r1)) \mid (r2 == s2_r1)); assign haz[8] = (haz8) ? 1'b1: 1'b0;
        // LOAD is followed 2 instructions later by a STORE
        // instruction using same reg for dest(load)/src(store)
assign haz9 = ((opcode == SW))
                                                              (opcode == SW))
&&((s3_opcode == LW))
&&((r1 == s3_r1)||(r2 == s3_r1));
        assign haz[9] = (haz9 && !haz10) ? 1'b1: 1'b0;
        // Arithmetic instruction followed directly by a STORE
         // instruction using same reg for dest/src
        assign haz10 = ((opcode == SW))
                                                              &&((s2_opcode == ARITHM))
&&((r1 == s2_r1)||(r2 ==
        assign haz[10] = (haz10) ? 1'b1: 1'b0;
        // LOAD is followed directly by a branch instruction // using the dest register for compare \,
         assign stall_logic = ((opcode == BE)||(opcode == BLT)||(opcode
             == BGT))
                                                               &&((s2_opcode == LW))
        assign stall = (stall logic) ? 1'b1: 1'b0;
```

../source/Design/control\_hazard\_unit.sv

```
mem2r = 1'b0;
memwr = 1'b1;
halt_sys = 1'b0;
reg_wr = 1'b0;
   module control_jump(
        input types_pkg::result_t
                                            cmp_result,
         input types_pkg::opcode_t
                                                                                                                             R0_read = 1'b0;
        output logic jmp
                                                                                                                             se_imm_a = 1'b1;
                                                                                                                        BLT: begin
   import types_pkg::*;
                                                                                                                             ALUop = 1'b1;
                                                                                                                             offset_sel = EIGHTBIT;
   always comb begin
                                                                                                                             mem2r = 1'b0;
memwr = 1'b0;
        case (opcode)
             BLT:
                                                                                                                             halt_sys = 1'b0;
reg_wr = 1'b0;
                  if(cmp_result == LESS)
                       jmp = 1'b1;
                                                                                                                             R0_read = 1'b1;
                  else
                                                                                                                             se_imm_a = 1'b1;
                        jmp = 1'b0;
17
                                                                                                                        BGT: begin
ALUop = 1'b1;
                  if(cmp_result == GREATER)
                       jmp = 1'b1;
                                                                                               78
                                                                                                                             offset_sel = EIGHTBIT;
                                                                                                                             mem2r = 1'b0;
memwr = 1'b0;
                       jmp = 1'b0;
                                                                                                                             halt_sys = 1'b0;
reg_wr = 1'b0;
                  if(cmp_result == EQUAL)
jmp = 1'b1;
                                                                                               82
                                                                                                                             R0_read = 1'b1;
                                                                                                                             se_imm_a = 1'b1;
                     jmp = 1'b0;
                   jmp = 1'b1;
                                                                                                                             ALUop = 1'b1;
             default:
                                                                                                                             offset_sel = EIGHTBIT;
                                                                                                                            orrset_se1 = EIG

mem2r = 1'b0;

memwr = 1'b0;

halt_sys = 1'b0;

reg_wr = 1'b0;

R0_read = 1'b1;
                  jmp = 1'b0;
                                                                                               90
   end
   endmodule
                                                                                                                             se_imm_a = 1'b1;
                  ../source/Design/control_jump.sv
                                                                                                                        JMP: begin
                                                                                                                             ALUop = 1'b1;
                                                                                                                             offset_sel = TWELVEBIT;
mem2r = 1'b0;
memwr = 1'b0;
   module control_main(
        input types_pkg::opcode_t
input alu_pkg::control_e
                                             func,
                                                                                                                             halt_sys = 1'b0;
reg_wr = 1'b0;
R0_read = 1'b0;
         input wire
                                             div0,
                                                                                               02
        input wire
                                             overflow,
                                                                                                                             se_imm_a = 1'b1;
        output logic
                                             ALUop,
        output types_pkg::sel_t
                                             offset sel.
                                                                                               106
                                                                                                                        HALT: begin
        output logic
                                             mem2r,
                                                                                                                             ALUop = 1'b0;
                                             memwr,
        output logic
output logic
10
                                                                                                                             offset_sel = NONE;
                                             halt_sys,
                                                                                                                             offset_sef = NoN.

mem2r = 1'b0;

memwr = 1'b0;

halt_sys = 1'b1;

reg_wr = 1'b0;

R0_read = 1'b0;
                                             reg_wr,
        output logic
                                             R0_read,
        output logic
                                             se_imm_a
                                                                                                                             se_imm_a = 1'b1;
         import types_pkg::*;
18
        import alu_pkg::*;
                                                                                                                        default: begin
                                                                                                                            ALUop = 1'b0;
offset_sel = NONE;
             if (div0 || overflow) begin // Exception
ALUop = 1'b0;
  offset_sel = NONE;
                                                                                                                             mem2r = 1'b0;
memwr = 1'b0;
                  mem2r = 1'b0;
memwr = 1'b0;
                                                                                                                             halt_sys = 1'b1;
reg_wr = 1'b0;
R0_read = 1'b0;
                  halt_sys = 1'b1;
reg_wr = 1'b0;
                                                                                                                             se_imm_a = 1'b0;
                   R0_read = 1'b0;
                  se_imm_a = 1'b0;
30
             end
                                                                                                             end // if(exception)
             else begin
                  case (opcode)
                        ARITHM: begin
                             ALUop = 1'b0;
                                                                                                                  ../source/Design/control_main.sv
                             if((func == ROR)||(func == ROL)||(func ==
          SHL) | | (func == SHR) )
                                  offset_sel = FOURBIT;
                                 offset_sel = NONE;
                                                                                                   // Main memory block
                             mem2r = 1'b0;
memwr = 1'b0;
                                                                                                       Word addressable (16-bit)
                             halt_sys = 1'b0;
reg_wr = 1'b1;
                             R0 read = 1'b0;
                                                                                                   module mem_main(
                             se_imm_a = 1'b0; // Not soooo sure bout this one
                                                                                                       input wire
                                                                                                        input wire
                        LW: begin
46
                                                                                                        input wire
                                                                                                                                  halt_sys,
                             ALUop = 1'b1;
                             offset_sel = FOURBIT;
mem2r = 1'b1;
memwr = 1'b0;
                                                                                                                                  write en,
                                                                                               14
                                                                                                        input wire [15:0] address,
                             halt_sys = 1'b0;
reg_wr = 1'b1;
                                                                                                        input wire [15:0] write_data,
                             R0_read = 1'b0;
                                                                                                        output logic[15:0] data_out
                                                                                               18);
                             se_imm_a = 1'b1;
                                                                                                        logic clockg;
```

with 16 bit data

logic [7:0] memory[65536:0]; // Memory block. 16 bit address

ALUop = 1'b1;

offset\_sel = FOURBIT;

### ../source/Design/mem\_main.sv

```
module mem_program(
    input wire [15:0] address,
    output logic[15:0] data_out
);

logic rst = 0;

logic [7:0] memory[100:0] = '{default:8'b0}; // Memory block.
    16 bit address with 16 bit data
    assign data_out = {memory[address], memory[address+1]}; //
    Always read the data from the address
endmodule
```

#### ../source/Design/mem\_program.sv

```
module mem_register(
                             clk,
       input wire
       input wire
                             halt svs.
       input wire
                             R0_read,
       input wire [3:0]
       input wire [3:0]
                             ra2,
                             write_en,
       input wire
                             write_address,
       input wire [3:0] write_addre
input wire [31:0] write_data,
       output logic[15:0]
       output logic[15:0]
                [15:0]
                             write_data_high;
                             write_data_low;
20
       reg
                [15:0]
       reg
                             clockg;
       logic [15:0] regist
  address with 16 bit data
                             registers[31:0];
                                                  // Memory block. 4 bit
                            zregisters[31:0] =' {default:0};
       assign {write_data_high, write_data_low} = write_data;
         Split the input data into two words
       //generates clock that will only allow writes when they are
         supposed to.
       always_comb begin: clock_gating
        clockg = (halt_sys == 1'b1|| write_en == 1'b0)?1'b0:clk;
         //flop clock gated
32
       //Combinatorial read logic
       always_comb begin: memory_read_logic
            rd1 = registers[ra1];
                                    // Always read the data from the
         address
           rd2 = (R0_read) ? registers[0] : registers[ra2];
        if RO_read is high then RO contents are output at r2
        //sequential write logic.
40
       always_ff@(posedge clockg, posedge rst) begin: mem_reg_flop
           if (rst == 1'b1) begin
                registers <= zregisters;// If rst is asserted, we want
         to clear the flops
44
           else begin// Write data to reg, and write top 16 bits to RO
         if R0 en is high
                if (R0_en) registers[0] <= write_data_high;
registers[write_address] <= write_data_low;</pre>
         the input
```

```
end
48 end
endmodule
```

## ../source/Design/mem register.sv

```
module mux
      #(parameter SIZE = 16, parameter IS3WAY = 1)(
       input wire [IS3WAY:0]
       input wire [(SIZE - 1):0]
       input wire [(SIZE - 1):0]
       input wire [(SIZE - 1):0]
       output logic [(SIZE - 1):0] out
  );
       always_comb begin
           if(IS3WAY) begin
                                  //3 to one mux
                  2'b00:
                      out = in1;
                   2'b10:
                      out = in2;
                   2'b01:
                   2'b11: begin
                      out = 32'bX;
              endcase
          else begin
27
              case (sel)
                                 // 2 to one mux
                      out = in1;
                  1'b1:
                      out = in2;
              endcase
  endmodule
```

### ../source/Design/mux.sv

```
module reg_program_counter(
   input wire rst.
                          // Control signal from main control to
   halt cpu
input wire stall,
stall for one cycle
                          // Control signal from hazard unit to
   output logic [15:0] out_address // Current PC address
   always_ff@ (posedge clk or posedge rst) begin:
    program_counter_flop
       if (rst) begin
          out_address <= 16'd0;
       end
       else begin
           if(halt_sys || stall)
               out_address <= out_address; // Stay the same value.</pre>
     System is halted.
               out_address <= in_address; // Flop the input
endmodule
```

#### ../source/Design/reg\_program\_counter.sv

```
module shift_one(
    input wire [15:0] in,

4    output logic [15:0] out
);

assign out = {in << 1};
endmodule</pre>
```

#### ../source/Design/shift one.sv

```
3) Stage Three: ⊢
   module sign_extender(
    input types_pkg::sel_t
                               offset_sel,
[11:0] input_value,
                                                                            60
                                [15:0] se_value
       import types_pkg::*;
       always_comb begin
          case (offset_sel)
              NONE:
                  se_value = {4'h0, input_value};
                   if (input_value[3]) // Might not be sign extending
        these correctly
                       se_value = {12'hfff, input_value[3:0]};
                      se_value = {12'h000, input_value[3:0]};
19
               EIGHTBIT:
                  if (input_value[7]) // Might not be sign extending
                                                                            80
                       se_value = {8'hff, input_value[7:0]};
                   else
                      se_value = {8'h00, input_value[7:0]};
               TWELVEBIT:
                   if (input_value[11]) // Might not be sign extending
                                                                            84
        these correctly
                       se_value = {4'hf, input_value[11:0]};
                       se_value = {4'h0, input_value[11:0]};
      end
   endmodule
```

## ../source/Design/sign\_extender.sv

```
module stage_one(
                                   clk.
                                   rst,
          input wire
                                                                                          100
            input wire [15:0] s3_instruction,
                                     s2_R0_en,
            input wire
                                     s3_R0_en,
            input wire [31:0]
input wire [31:0]
input wire
                                     s3_data,
div0,
             input wire
                                     s3_reg_wr,
16
             input wire
                                                                                          12
             //flopped outputs
             output reg
                                     stall.
20
             output req
                                     halt_sys,
             output types_pkg::memc_t
                                                                                          116
            output reg out_reg_wr,
output alu_pkg::in_t ou
                                                out_alu,
             output reg
                                    out_haz2,
out_haz8,
             output reg
                                                                                          120
             output reg
            output reg out_R0_en,
output alu_pkg::control_e out_alu_ctrl,
output types_pkg::uword out_instr,
output types_pkg::uword out_R1_data,
            output types_pkg::memc_t memc
        import types_pkg::*;
36
     import alu_pkg::*;
        //| Local logic instantiations
40
        uword PC_address;
        logic [15:0] instruction;
                                                                                          136
44
        opcode t
                           opcode:
                          offset sel;
48
                  [15:0] offset_se;
                  [15:0] offset_shifted;
        wire
        wire
                  [15:0] cmp_b;
        result_t
                          cmp_result;
                 [15:0] PC_no_jump;
        wire [15:0] PC_jump;
```

```
R1_data_muxed;
[15:0] r2_data;
 uword
 wire
         [10:0] haz;
 wire
wire
         R0 en;
       R0 read:
memc_t
         s3 memc;
       ALUop;
rea
       rea wr:
       se_imm_a;
control_e alucontrol;
       immb;
reg
       jmp;
       alu_muxed;
  assign opcode = opcode_t'(instruction[15:12]);
  assign func_code = control_e'(instruction[3:0]);
  //| Stage 1 Flip-Flop
  always_ff@ (posedge clk or posedge rst) begin: stage_A_flop
     if (rst) begin
         out_memc
         out_reg_wr
                        <= 1'd0;
                        <= 16'd0;
         out alu.a
         out_alu.b
                        <= 16'd0;
         out R1 data
                        <= 1'b0;
         out_haz1
         out haz2
                        <= 1'b0;
                        <= 1'b0:
         out haz8
                        <= 1'd0;
         out_R0_en
         out_alu_ctrl
                        <= ADD;
   if(halt_sys || stall) begin
             // Stay the same value. System is halted.
         else
                            // Flop the input
             out_memc
                            <= memc;
                            <= reg_wr;
             out_reg_wr
             out alu
                            <= alu muxed:
             out_R1_data
                            <= R1_data_muxed;
             out_haz1
                            <= haz[1];
                            <= haz[2];
             out haz2
                            <= haz[8];
             out_haz8
             out_R0_en
                            <= R0_en;
                          <= alucontrol;
             out alu ctrl
                            <= instruction;
             out_instr
  //| PC adder instantiation
  adder pc_adder(
     .pc(PC_address),
      .offset(16'd2),
     .sum(PC_no_jump)
  //| Jump adder instantiation
 adder jump adder (
     .pc(PC_no_jump),
     .offset (offset_shifted),
     .sum(PC jump)
  //| Memory Instantiations
 mem_program program_memory(
     .address(PC_address),
      .data out (instruction)
 reg program counter pc reg(
     .clk(clk),
     .rst(rst),
      .halt_sys(halt_sys), // Control signal from main control
   to halt cou
     .stall(stall),
                           // Control signal from hazard unit
```

wire

[15:0] PC\_next;

```
148
        mem_register register_file (
             .rst(rst),
                                                                                            comparator cmp(
             .clk(clk),
             .halt_sys(halt_sys),
                                                                                                 .in1(cmp_a),
152
                                                                                                .in2(cmp b),
             .R0_read(R0_read),
             .ral(instruction[11:8]),
                                                                                    244
                                                                                                 .cmp_result(cmp_result)
             .ra2(instruction[7:4]),
                                                                                           );
156
             .write_en(s3_reg_wr || s3_mem2r),
                                                                                            //I Mux
             .RO_en(s3_RO_en),
.write_address(s3_instruction[11:8]), // r1 address
                                                                                    248
160
             .write_data(s3_data),
                                                                                            mux #(
                                                                                               .SIZE(16),
             .rd1(R1_data),
                                                                                                 .IS3WAY(0)
                                                                                            ) Mux0 (
             .rd2(r2 data)
                                                                                               .sel(jmp),
164
                                                                                                .in1(PC_no_jump),
.in2(PC_jump),
         //| Main Control Unit
                                                                                              .in3(16'b0),
168
                                                                                                .out(PC_next)
         control_main Control_unit(
                                                                                    260
             .opcode (opcode),
             .func(func_code),
                                                                                            //| Mux before comparator with R1
             .div0(div0),
             .overflow(overflow),
                                                                                           mux #(
                                                                                               .SIZE(16),
             .ALUop(ALUop),
176
             .offset_sel(offset_sel),
                                                                                            ) mux1 (
                                                                                                .sel({haz[4], haz[5]}),
             .mem2r(memc.mem2r),
             .memwr (memc.memwr),
180
             .halt_sys(halt_sys),
                                                                                                .in1(R1_data),
                                                                                                .in2(s2_alu[15:0]),
.in3(s3_data[15:0]),
             .reg_wr(reg_wr),
.R0_read(R0_read),
             .se_imm_a(se_imm_a)
184
        ):
                                                                                                .out(cmp_a)
        control_alu alu_control(
             .func(func_code),
.ALUop(ALUop),
                                                                                            //| Mux before comparator with R2
188
             .alu_ctrl(alucontrol),
                                                                                           mux #(
             .immb(immb),
                                                                                                .SIZE(16),
192
             .R0_en(R0_en)
                                                                                                 .IS3WAY(1)
                                                                                            ) mux2 (
        );
                                                                                                .sel({haz[6], haz[7]}),
        control_jump jump_unit(
    .cmp_result(cmp_result),
196
                                                                                                .in1(r2_data),
             .opcode (opcode),
                                                                                                .in2(s2_alu[31:16]),
                                                                                                .in3(s3 data[31:16]),
            .jmp(jmp)
200
        );
                                                                                                .out (cmp_b)
                                                                                           );
         //| Hazard Detection Unit
                                                                                            //| Mux for R1_data
204
        control_hazard_unit HDU(
             .s2_R0_en(s2_R0_en),
.s3_R0_en(s3_R0_en),
                                                                                           mux #(
                                                                                                .SIZE(16),
             .opcode (opcode),
                                                                                                 .IS3WAY(1)
          .s2\_opcode\,(opcode\_t'\,(out\_instr[15:12]))\,, // s2 and s3 instructions hold
                                                                                            ) mux3 (
                                                                                               .sel({haz[10], haz[9]}), // mem2r
             .s3_opcode(opcode_t'(s3_instruction[15:12])), // top 8 bits
          of that instr
                                                                                                .in1(R1 data),
                                                                                                .in2(s2_alu[15:0]),
             .r1 (instruction[11:8]),
                                                                                                .in3(s3_data[15:0]),
             .r2(instruction[7:4]),
                                                                                                .out (R1_data_muxed)
             .s2_r1(out_instr[11:8]),
             .s3 r1(s3 instruction[11:8]).
                                                                                           );
                                                                                            //| Mux for ALU_a
216
             .haz(haz),
             .stall(stall)
        );
                                                                                    308
                                                                                                .SIZE(16),
         //| Sign Extending unitw
                                                                                                 .IS3WAY(1)
                                                                                            ) mux4 (
                                                                                                .sel({haz[0], se_imm_a}),
.inl(R1_data),
        sign_extender sign_extend(
                                                                                                 .in2(s3_data[15:0]),
224
             .offset_sel(offset_sel),
              .input value(instruction[11:0]), // 11:0 to handle all 3
                                                                                              .in3(offset se).
          different sized offsets.
                                                                                                .out(alu_muxed.a)
             .se_value(offset_se)
                                                                                            );
228
                                                                                    320
                                                                                            //| Mux for ALU_B
         //| Shift Left Unit
                                                                                            mux #(
                                                                                                .SIZE(16),
        shift_one shift1(
             .in(offset_se)
                                                                                                 .IS3WAY(1)
             .out(offset shifted)
                                                                                            ) mux5 (
                                                                                                .sel({immb, haz[3]}),
                                                                                                .in1(r2_data),
.in2({12'd0, instruction[7:4]}),
236
        //| Comparator
                                                                                                .in3(s3_data[15:0]),
```

```
.out(alu_muxed.b)
332 );
endmodule
```

### ../source/Design/stage\_one.sv

```
module stage_three(
                                   clk,
      input wire input wire
                                                                           39
               types_pkg::uword
                                   instruction,
                     [31:0]
      input reg [31:0]
input types_pkg::memc_t
                                   memc.
                                                                           43
             types_pkg::uword
                                   r1 data,
      input
       input
10
      input
              wire
                                   halt_sys,
      output reg [31:0]
output types_pkg::uword
                                   r1 data out.
      output types_pkg::memc_t
                                   out_memc,
                                   out_r0_en,
      output reg
      output types_pkg::uword
                                   instruction out
                                                                           51
   );
18
      import types_pkg::*;
       logic [15:0] data_muxed;
                      mem_data;
      opcode_t
                     opcode;
      = {alu[31:16], data muxed[15:0]};
                                                                           59
                                                                           63
30
          .SIZE(16),
.IS3WAY(0)
34
      ) mux9 (
          .sel(memc.mem2r),
          .in1(alu[15:0]),
                                                                           71
           .in2(mem_data),
38
          .in3(16'b0).
          .out(data_muxed[15:0])
                                                                           75
      );
42
       //| Main Memory
      mem_main main_memory(
          .rst(rst),
           .clk(clk),
                                                                           83
           .halt_sys(halt_sys),
50
           .address(alu[15:0]),
                                                                           87
          .write_data(r1_data),
54
          .data_out (mem_data)
   endmodule
```

#### ../source/Design/stage\_three.sv

```
module stage_two(
         input rst, input clk,
         input reg halt_sys,
          input types pkg::memc t in memc,
          input alu_pkg::in_t in_alu,
         input alu_pkg::control_e alu_control,
input [15:0] in_R1_data,
          input in_R0_en,
         input wire [15:0] in_instr, input wire haz1,
          input wire haz2,
          input wire haz8,
          input wire [31:0] s3_data,
         input wire in_reg_wr,
output reg out_reg_wr,
          output types_pkg::memc_t out_memc,
         output reg [31:0] out_alu,
output reg [31:0] out_alu_result,
          output reg [15:0] out_R1_data,
          output reg out_R0_en,
         output reg [15:0] out_instr,
```

```
output alu_pkg::status_t out_alu_stat
import alu_pkg::*;
import types_pkg::*;
control e alucontrol:
integer aluout;
reg [15:0] in_R1_data_muxed;
in_t alu_muxed;
assign out_alu_result = aluout;
//| Stage B flip flop
always_ff@ (posedge clk or posedge rst) begin: stage_B_flop
        out_memc
                          <= memc_t'(2'd0);
                          <= 32'd0;
        out alu
         out_R1_data
                         <= 16'd0;
        out_R0_en
                         <= 1'd0;
                          <= 8'd0;
                                      // Top 8 bits of
        out_instr
 instruction // If rst is asserted, we want to clear the flops out_reg_wr <= 1'd0;
    else begin
        if(halt_sys || stall) begin
        // Stay the same value. System is halted.
                              // Flop the input
        else
                              <= in_memc;
             out_alu
out_R1_data
                             <= aluout;
                              <= in_R1_data_muxed;
             out_R0_en
                             <= in_R0_en;
             out instr
                             <= in_instr;
                             <= in_reg_wr;
             out_reg_wr
mux #(
   .SIZE(16),
)muxa(
    .sel(haz1),
    .in1(in_alu.a),
    .in2(s3_data[15:0]),
    .in3(16'b0),
    .out(alu muxed.a)
mux #(
    .SIZE(16),
    .IS3WAY(0)
) muxb (
    .sel(haz2),
    .in1(in_alu.b),
.in2(s3_data[15:0]),
    .in3(16'b0),
    .out(alu_muxed.b)
    .SIZE(16),
    .IS3WAY(0)
    .sel(haz8),
    .in1(in_R1_data),
    .in2(s3_data[15:0]),
    .in3(16'b0).
    .out(in_R1_data_muxed)
);
//| ALU instantiation
alu main_alu(
            (alu muxed),
    .in
    .control(alu_control),
    .stat (out_alu_stat),
    .out
             (aluout)
```

#### ../source/Design/stage\_two.sv

```
module top (
   input wire clk,
   input wire rst
);

import types_pkg::*;
```

95

103

```
import alu_pkg::*;
        //| Stage One
10
                         s1_R0_en;
       types_pkg::memc_t s1_memc;
       reg
                        halt_sys;
                         stall;
       req
18
                         s1_alu_inputs;
       uword
                         s1 R1 data:
       uword
                         s1_instruction;
       uword
                         s2 instruction;
       control e
                        s1 alu control:
       //| Stage Two
                         s2 memc;
       memc t
26
       wire
                         s2_reg_wr;
       status t
                         stat;
       //| stage 3
30
                        s3_reg_wr;
       wire
       memc_t
                         s3_memc;
       uword
                         s3_R1_data;
       uword
                         s3 instruction:
       wire
                [31:0] s3_data;
       reg
                         s3_R0_en;
                        s1 haz2:
       rea
                         s1_haz1;
       reg
wire
38
                         s1_haz8;
               [31:0] s2_alu_result;
       uword
                         s2_R1_data;
       integer
                        s3 alu;
42
       stage one st1(
           .clk(clk),
46
            .rst(rst),
            .s3_data(s3_data).
            .s3_instruction(s3_instruction),
            .s2_R0_en(s1_R0_en),
.s3_R0_en(s3_R0_en),
50
            .s2_alu(s2_alu_result),
            .memc(memc),
.div0(stat.div0),
54
            .overflow(stat.overflow),
            .s3 reg wr(s3 reg wr),
            .s3_mem2r(s3_memc.mem2r),
            //outputs
            .out_memc(s1_memc),
            .out_R1_data(s1_R1_data),
            .out reg wr(s2 reg wr),
            .halt_sys(halt_sys),
            .stall(stall),
            .out alu(s1 alu inputs),
66
            .out haz1(s1 haz1).
            .out_haz2(s1_haz2),
            .out_haz8(s1_haz8),
            .out_R0_en(s1_R0_en),
.out_alu_ctrl(s1_alu_control),
            .out_instr(s1_instruction)
       stage_two st2(
            .rst(rst),
            .clk(clk),
            .halt sys(halt sys),
            .stall(stall),
            .in alu(s1 alu inputs),
82
            .in_R1_data(s1_R1_data),
            .in R0 en(s1 R0 en),
            .in_instr(s1_instruction),
            .in_memc(s1_memc),
            .in reg_wr(s2_reg_wr),
86
            .haz1(s1_haz1),
            .haz2(s1_haz2),
            .haz8(s1 haz8).
            .s3_data(s3_data),
            .alu_control(s1_alu_control),
            .out_reg_wr(s3_reg_wr),
            .out_memc(s2_memc),
.out_alu_result(s2_alu_result), // for reg forwarding
94
            .out_alu(s3_alu),
            .out alu stat(stat).
            .out_R1_data(s2_R1_data),
98
            .out_R0_en(s3_R0_en),
            .out_instr(s2_instruction)
       stage three st3(
           .clk(clk),
```

```
.rst(rst),
.memc(s2_memc),
.instruction(s2_instruction),
.r1_data(s2_R1_data),

110
.halt_sys(halt_sys),
.alu(s3_alu),
.out_memc(s3_memc),
.r0_en(s3_R0_en),

114
.instruction_out(s3_instruction),
.out_r0_en(),
.r1_data_out(s3_R1_data),
.data(s3_data)
);
endmodule
```

### ../source/Design/top.sv

```
package types_pkg;
        import alu_pkg::*;
        typedef logic [15:0] uword;
        typedef enum logic[1:0]{
                                   = 2'b00,
= 2'b01,
                 GREATER
                  LESS
                  EQUAL
                                     = 2'b10,
                 UNKNOWN
                                     = 2'b11
        } result_t;
12
       typedef enum logic[3:0]{
    ARITHM = 4'b0000,
    I.W = 4'b1000,
             SW
                           = 4'b1011.
             BLT
                           = 4'b0101,
            BGT
            BE
                           = 4'b0110,
20
             JMP
                           = 4'b1111
            HALT
        } opcode_t;
24
        typedef enum logic[1:0]{
             NONE = 2'b00,
FOURBIT = 2'b01,
            NONE
             EIGHTBIT = 2'b10,
TWELVEBIT = 2'b11
        // Status flags for ALU
32
        // sign asserted when positive
typedef struct{
             logic memwr;
             logic mem2r;
        } memc_t;
   endpackage
```

../source/Design/types\_pkg.sv

#### VII. VERIFICATION SOURCE CODE

```
import alu_pkg::*;
   import types_pkg::*;
      'define VERBOSE
    /'define BOUNDED_INPUTS
   task static print_alu_state(string ident, integer result, control_e
         control, in_t in, integer out, status_t stat, reg ov);
        case (control)
           default :begin
   $\display("\s -- time \s4d - op: \s", ident, \stime(),
          Sdisplay("s:%b o:%b, z:%b -- Expected: s:%b o:%b, z:%b", stat.sign, stat.overflow, stat.zero, result[15], ov,
                 $display("%11d - %b", in.a,in.a);
$display("%11d - %b", in.b,in.b);
10
                  $display("======
                  $display("%11d - %b <-- result", signed'(out[15:0]),
          out[15:0]);
         $display("%11d - %b <-- expected \n",
signed'(result[15:0]), result[15:0]);</pre>
            MULT: begin
18
                 $display("%s -- time %4d - op: %s", ident, $time(),
          control.name);
                $display("s:%b o:%b, z:%b -- Expected: s:%b o:%b,
          z:%b", stat.sign, stat.overflow, stat.zero, result[31], ov,
          !(|result)):
                 $display("%11d - %b", in.a,in.a);
```

```
$display("%11d - %b", in.b,in.b);
                      $display("===
                      $display("-----");
$display("%11d - %b <-- result", out[31:0], out[31:0]);
$display("%11d - %b <-- expected \n", result[31:0],</pre>
            result[31:0]);
26
               DIV: begin
                      $display("%s -- time %4d - op: %s", ident, $time(),
            control.name);
                   $display("s:%b o:%b, z:%b -- Expected: s:%b o:%b,
             z:%b", stat.sign, stat.overflow, stat.zero, result[15], ov,
            !(|result));
                     %display("%11d - %b", in.a,in.a);

$display("%11d - %b", in.b,in.b);

$display("-------
30
                      %display("%11d - %b <-- result", out[15:0]);
$display("%11d - %b <-- expected \n", result[15:0],
34
            result[15:0]);
         endcase
    endtask
38
    function automatic check_alu_outputs(
         status_t stat,
          control_e control,
42
         in t in.
          integer out
    );
         reg
integer
                                        simsign;
                                       result;
          reg signed [15:0]
                                       tarith:
50
         integer
                                       failure count = 0;
          case (control)
               @ (control)
OR : result = {16'b0,in.a | in.b};
AND : result = {16'b0,in.a & in.b};
MULT: result = in.a * in.b;
ROL : result = {16'b0,({in.a, in.a} <<< in.b)};
ROR : result = {16'b0,({in.a, in.a} >>> in.b)};
               ROR: result = {16'b0, (in.a << in.b);
SHL: result = {16'b0, in.a << in.b);
SHR: result = {16'b0, in.a >>> in.b);
SUB: result = {16'b0, in.a - in.b);
ADD: result = {16'b0, in.a + in.b);
62
               DIV : begin
                     if(in.b != 0) begin
    result[15:0] = in.a / in.b;
    result[31:16] = in.a % in.b;
                     end
else begin
66
                           result = 32'b0;
                     end
70
               end
           endcase
          case (control)
                    : ov = 0;
                AND \cdot \circ \circ v = 0:
                MULT: ov = 0;
                ROL : ov = 0;
                ROR : ov = 0;
78
                SHL : ov = 0;
                SHR : ov = 0;
               SUB : {ov,tarith} = {in.a - in.b};
ADD : {ov,tarith} = {in.a + in.b};
82
               DIV : ov = 0;
         simsign = (control == MULT) ? result[31] : result[15];
if((stat.sign != simsign) && !stat.overflow) begin
    print_alu_state("Sign Flag FAILURE", result, control, in,
86
            out, stat, ov);
               failure_count++;
90
           'ifdef VERBOSE
          else
               print_alu_state("Sign Flag SUCCESS", result, control, in,
          out, stat, ov);
'endif
94
          if((stat.overflow != ov) && !control[1]) begin
               print_alu_state("Overflow Flag FAILURE", result, control,
            in, out, stat, ov);
               failure count++;
          end
           'ifdef VERBOSE
               print_alu_state("Overflow Flag SUCCESS", result, control,
          in, out, stat, ov);
'endif
          if((stat.zero && |out)&& !stat.overflow) begin
               print_alu_state("Zero Flag FAILURE", result, control, in,
            out, stat, ov);
               failure_count++;
```

```
'ifdef VERBOSE
       else
          print_alu_state("Zero Flag SUCCESS", result, control, in,
        out, stat, ov);
        'endif
      if((result != out)&& (!stat.overflow)) begin
    print_alu_state("ALU FAILURE", result, control, in, out,
          failure count++:
       'ifdef VERBOSE
      else
          print_alu_state("ALU SUCCESS", result, control, in, out,
        stat, ov);
       'endif
       return failure_count;
26 class alu_stim;
      rand alu pkg::control e control;
       rand word 16
       'ifdef BOUNDED INPUTS
      constraint limits{
          a <= 2;
          a >= -2:
34
          b >= -2;
138
          b != 0;
       'endif
       function r();
       randomize();
endfunction
   endolass
146
   module alu_tb();
      import alu_pkg::*;
       alu_pkg::control_e control;
       status_t
                           stat:
       in_t
                           alu_input;
                           alu_output;
       integer
                           errors = 0:
                           testiterations = 10000;
       integer
      alu main_alu(
          .in
                   (alu_input),
          .control(control),
          .stat (stat),
.out (alu_output)
      initial begin
          alu_stim as = new;
           for(int i = 0; i < testiterations; i++) begin</pre>
              as.r();
control = as.control;
               alu_input.a = as.a;
alu_input.b = as.b;
               #1 errors += check_alu_outputs(stat, control,
        alu_input, alu_output);
           (successes/testiterations) *100);
         $display("=
      end
   endmodule
```

## ../source/Verif/alu\_tb.sv

```
import alu pkg::*;
import types_pkg::*;
//'define VERBOSE
class reg_stim;
    rand logic
                [15:0] memory test data;
    rand logic
                 halt;
[3:0] address;
    rand logic
```

```
function r();
             randomize();
         function [15:0] get_data();
             return memory_test_data;
         endfunction
         function get_halt();
             return halt:
         endfunction
         function [3:0] get address();
            return address;
         endfunction
    endclass
    module register_tb();
        import alu pkg::*;
         integer
                             errors;
testiterations = 10000;
                             successes;
         logic [15:0] test_reg[31:0];
36
                             rst:
         logic
         logic
                             halt_sys;
40
         logic
                             R0 read;
                    [3:0]
         logic
                             ral;
         logic
                   [3:0]
                             ra2;
44
         logic
                              write en;
         logic
                             R0_en;
                    [3:0]
                            write_address;
                   [31:0] write_data;
48
         logic
         logic
                  [15:0] rd1;
         logic [15:0] rd2;
52
         logic [15:0] test_data[31:0];
         mem_register dut(.*);
         reg_stim as = new;
         initial forever clk = #1 !clk;
60
         initial begin
             test_reg = '{default:0};
rst = '0;
clk = '0;
             halt_sys = '0;
R0_read = '0;
64
             ra1 = '0;
ra2 = '0;
             write_en = '0;
R0_en = '0;
68
             write_address = '{default:0};
             write_address = '{default
write_data = '0;
test_data = '{default:0};
             $readmemh("source/Verif/register_memory_blank.hex",
          dut.zregisters);
              #2 \text{ rst} = 0;
             #2 rst = 1;
#2 rst = 0;
80
              // load memory with test data
              for(int i = 0; i < 16; i++) begin
                      as.r();
84
                      test_data[i] = as.get_data();
                      write_data = as.get_data();
write_address = i;
                      #4;
88
              end
             write_en = 0;
             for(int i = 0; i < 16; i++) begin
    if(test_data[i] != dut.registers[i])
    $display("Fail Write! Address: %d --</pre>
92
          rec: %h", i, test_data[i], dut.registers[i]);
             end
             //|check stalling mechanism
halt_sys = 1;
96
              // try to overwrite data with 1s
             for(int i = 0; i < 16; i++) begin
    write_data = 16'b1;</pre>
                      write_address = i;
                     #4:
104
             halt_sys = 0;
             // read back test data
```

```
for(int i = 0; i < 16; i++) begin</pre>
                if (test_data[i] != rd1)
         $display("Fail RD1! Address: %d -- data ex: %h rec:
%h", i, test_data[i], rd1);
                    $display("Read Success! RD1! Address: %d -- data
         ex: %h rec: %h", i, test_data[i], rd1);
                if(test_data[i] != rd2)
                   $display("Fail RD2! Address: %d -- data ex: %h rec:
         %h", i, test_data[i], rd1);
                else
                    $display("Read Success! RD1! Address: %d -- data
         ex: %h rec: %h", i, test_data[i], rd1);
           ra2 = i + 1;
end
20
           //check r0 write
write_address = 10;
           write_data = 32'h555555;
write_en = 1;
           R0_en = 1;
128
            if (dut.registers[0] != 16'h55)
                 display("Fail R0! Address: %d -- data ex: %h rec: %h",
         0, 16'h55, dut.registers[0]);
           R0\_read = 1;
            if (rd1 != 16'h55)
         display("Fail read R0! Address: %d -- data ex: %h rec: %h", 0, 16'h55, rd1);
            #1 R0_read = 0;
            #2:
   endmodule
```

### ../source/Verif/register\_tb.sv

```
// 'define VERBOSE //Prints information about test success,
        otherwise only
                      //failing checks will print information
  // 'define BOUNDED_INPUTS //limits magnitutde of ALU inputs
  typedef enum{RESET, IDLE, HAZARD, FULLTEST, HAZO, HAZ1, HAZ2, HAZ3,
        HAZ4, HAZ5, HAZ6, HAZ7, HAZ8, HAZ9, HAZ10, STALL) SimPhase_e;
   module system_tb();
      import alu_pkg::*;
      import types_pkg::*;
                           testiteration = 0;
                           failure_count = 0;
            [15:0]register_temp[4:0];
       logic clock = 0;
      logic reset = 0;
      uword memcheck;
       uword memcheck2;
23
      top dut (
          .clk(clock),
          .rst(reset)
27
       SimPhase_e SimPhase;
       initial #4 forever #1 clock = ~clock;
       initial begin
          //| system wide reset //|
35
           $vcdpluson; //make that dve database
           $vcdplusmemon;
           #1 SimPhase = RESET;
39
             reset = 1;
           #1 $xzcheckon;
43
        $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/source/Verif/pro
        dut.st1.program memory.memory);
        $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/source/Verif/reg
        dut.stl.register_file.zregisters);
```

```
#1 SimPhase = IDLE;
               reset = 1;
            #1 reset = 0;
            #19
         $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/sou
         dut.st1.program_memory.memory);
          $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/sou
         dut.st1.register_file.zregisters);
            SimPhase = HAZO;
reset = 1;
            #1 reset = 0;
            #19
59
         $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/sou
         dut.st1.program_memory.memory);
         $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/sou
dut.stl.register_file.zregisters);
   SimPhase = HA21;
   reset = 1;
63
            #1 reset = 0;
            #19
6
         $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/sou
         dut.st1.program_memory.memory);
          $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/sou
         dut.st1.register_file.zregisters);
            SimPhase = HAZ2;
reset = 1;
            #1 reset = 0;
            #19
         $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/sou
         dut.st1.program memory.memory);
          $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/sou
         dut.st1.register_file.zregisters);
            SimPhase = HAZ3;
reset = 1;
            #1 reset = 0;
            #19
83
          $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/sou
         dut.st1.program_memory.memory);
          $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/sou
         dut.st1.register_file.zregisters);
   SimPhase = HAZ4;
               reset = 1;
            #1 reset = 0:
            #19
91
          $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/sou
         dut.st1.program memory.memory);
         $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/sout69
         dut.stl.register_file.zregisters);
            SimPhase = HAZ5;
reset = 1;
            #1 reset = 0;
            #19
         $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/sou
         dut.st1.program_memory.memory);
         $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/sou
         dut.stl.register_file.zregisters);
            SimPhase = HAZ6;
reset = 1;
103
            #1 reset = 0;
            #19
100
         $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/sou
         dut.st1.program_memory.memory);
          $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/sou
         dut.st1.register_file.zregisters);
            SimPhase = HAZ7:
               reset = 1;
```

```
#1 reset = 0;
  $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/source/Verif/haz
 dut.st1.program_memory.memory);
  $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/source/Verif/reg
 dut.st1.register_file.zregisters);
   SimPhase = HAZ8;
       reset = 1;
    #1 reset = 0;
    #19
 $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/source/Verif/haz
 dut.st1.program memory.memory);
 $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/source/Verif/reg
dut.st1.register_file.zregisters);
   SimPhase = HAZ9;
reset = 1;
    #1 reset = 0;
    #19
 $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/source/Verif/haz
 dut.st1.program_memory.memory);
 $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/source/Verif/req
 dut.st1.register_file.zregisters);
   SimPhase = HAZ10;
reset = 1;
    #1 reset = 0;
 $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/source/Verif/sta
 dut.st1.program_memory.memory);
  $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/source/Verif/reg
 dut.st1.register_file.zregisters);
    SimPhase = STALL;
    reset = 1;
#1 reset = 0;
    #19
     //| official test program
    SimPhase = FULLTEST:
  $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/source/Verif/pro
 dut.st1.program_memory.memory);
  $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/source/Verif/reg
 dut.st1.register_file.zregisters);
  $readmemh("C:/Users/devin/Documents/GitHub/cpe142TermProject/source/Verif/mai
 dut.st3.main_memory.shadow_memory);
    #1 reset = 0;
    #1 reset = 1;
    #1 reset = 0;
    #60
    memcheck = {dut.st3.main memory.memory[0],
 dut.st3.main_memory.memory[1]);
    memcheck2 = {dut.st3.main_memory.memory[2],
 dut.st3.main memory.memory[3]};
    if (memcheck != 32'h2bcd) $display("check FAILED! memory[0]
 value = %h expected 2BCD", memcheck);
else $display("Memory check Passed! memory[0] value = %h
 expected 2bcd", memcheck);
    if (memcheck2 != 32'h579A) $display("check FAILED!
 memory[2] value = %h expected 579A", memcheck2);
else $display("Memory check Passed! memory[2] value = %h
  expected 579a", memcheck2);
   // $finish:
always @ (negedge clock) begin
if(SimPhase == FULLTEST) begin
 //PC, ADDERS, MEMORY, REGISTER FILE, ALU, and pipeline buffers (inputs and output) \,
        $display("\n\n");
$display("Current CPU State
         $display("Pipe Stage One
         $display("stall
                                            , dut.st1.stall);
                                              dut.st1.halt_sys);
         $display("halt_sys
                                  :%b"
```

#### \$display("out\_memc :%b" dut.st1.out memc.mem2r); , dut.st1.out\_reg\_wr); 179 \$display("out\_reg\_wr \$display("out\_alu :%b" integer'(dut.st1.out\_alu)); \$display("out\_haz1 \$display("out\_haz2 :%b" , dut.st1.out\_haz1); , dut.st1.out\_haz2); :%b" 183 \$display("out\_haz8 :%b" , dut.stl.out haz8); \$display("out\_R0\_en :%b" , dut.st1.out\_R0\_en); \$display("out\_alu\_ctrl :%b" , dut.st1.out\_alu\_ctrl); \$display("out\_instr :%b" , dut.st1.out instr); 187 \$display("out\_R1\_data :%b" , dut.st1.out\_R1\_data); \$display("memc :%b" . dut.st1.memc.mem2r); \$display("instruction - %b" \$display("PC\_address - %b" , dut.stl.instruction ); 191 . dut.st1.PC address ): \$display("opcode - %b" \$display("func\_code - %b" , dut.st1.opcode ); , dut.stl.func code ); 195 \$display("offset\_sel - %b" \$display("offset\_se - %b" \$display("offset\_shifted - %b" , dut.st1.offset\_sel ); , dut.st1.offset\_se ); dut.stl.offset shifted ); 199 \$display("cmp\_a - %b" \$display("cmp\_b - %b" , dut.st1.cmp\_a ); , dut.st1.cmp\_b); \$display("cmp\_result - %b" , dut.st1.cmp\_result ); 203 \$display("PC\_no\_jump - %b" . dut.st1.PC no jump ); \$display("PC\_jump - %b" \$display("PC\_next - %b" , dut.st1.PC\_jump ); , dut.st1.PC\_next ); 207 \$display("R1\_data - %b" \$display("R1\_data\_muxed - %b" , dut.st1.R1\_data\_muxed ); , dut.st1.r2\_data ); \$display("r2\_data - %b" , dut.st1.haz); \$display("haz - %b" \$display("R0\_en - %b" , dut.st1.R0\_en ); 215 \$display("Pipe Stage Two \$display("in\_memc - %b " dut.st2.out\_memc.mem2r); \$display("in\_alu a - %b " \$display("in\_alu b- %b " , dut.st2.in\_alu.a); , dut.st2.in\_alu.b); \$display("alu\_control - %b " \$display("in\_R1\_data - %b " \$display("in\_R0\_en - %b " , dut.st2.alu\_control); 219 , dut.st2.in\_R1\_data); , dut.st2.in\_R0\_en); \$display("in\_instr - %b" \$display("haz1 - %b" \$display("haz2 - %b" \$display("haz2 - %b" \$display("haz2 - %b" \$display("haz8 - %b" \$display("s3\_data - %b" , dut.st2.in\_instr); , dut.st2.haz1); , dut.st2.haz2); , dut.st2.haz8); , dut.st2.s3\_data); \$display("in\_reg\_wr - %b " , dut.st2.in\_reg\_wr); \$display("alucontrol - %s" , dut.st2.alucontrol); \$display("alustat - %b" , dut.st2.alustat); \$display(""); \$display("out\_reg\_wr - %b " , dut.st2.out\_reg\_wr); \$display("out\_memc - %b " dut.st2.out\_memc.mem2r); \$display("out\_alu - %b " \$display("out\_alu\_result - %b " 235 , dut.st2.out\_alu); dut.st2.out\_alu\_result); \$display("out\_R1\_data - %b" \$display("out\_R0\_en - %b" \$display("out\_instr - %b" , dut.st2.out\_R1\_data); , dut.st2.out\_R0\_en); 239 , dut.st2.out\_instr); \$display("Pipe Stage Three \$display("instruction - %b" , dut.st3.instruction); \$display("alu - %b" \$display("memc - %b" \$display("r1\_data - %b" \$display("r0\_en - %b" 243 , dut.st3.alu); , dut.st3.memc.mem2r); , dut.st3.r1\_data); , dut.st3.r0 en); 247 \$display("halt\_sys - %b" , dut.st3.halt\_sys); \$display(""); , dut.st3.data); \$display("data - %b" \$display("r1\_data\_out - %b" 251 . dut.st3.r1 data out); \$display("out\_memc dut.st3.out\_memc.mem2r); \$display("out\_r0\_en - %b" \$display("instruction\_out - %b") , dut.st3.out r0 en); dut.st3.instruction\_out); end endmodule

## ../source/Verif/system\_tb.sv

#### VIII. BUILD SCRIPTS AND UTILITIES

```
#! /bin/bash
   $runsim [test bench ]
  # Three step VCS flow as described in Synopsys user guide. Uses
       implicit configuration
  # which allows unknown modules to be automatically resolved. See
      individual command
  # comments for details. An important caveat of implicit
  configuration is packages and # interfaces are not resolved by the search algorithm and file
      names must match .
  # coverage analysis is enabled. Results can be viewed by running:
      dve -cov -dir simv.vdb/
10 # Command to run DVE: dve -vpd vcdplus.vpd
14 export VCS_LIC_EXPIRE_WARNING=1 #removes license expiry warning
 mkdir\ logs\ lib\ \#VCS\ will\ not\ create\ it's\ output\ directories\ if\ they
      don't exist
  echo
echo
       RUNNING Vlogan
  echo
  vlogan -f vlogan_args.list
26 if [ $? -ne 0 ]; then
     echo "Vlogan analysis failed"
     exit 1;
  fi
30
  echo
  echo
      34
  echo
                RUNNING VCS
       echo
38 vcs -file VCS_args.list $1
  if [ $? -ne 0 ]; then
     echo "VCS elaboration failed"
     exit 1:
46 echo
  echo
      ······
  echo
                RUNNING Simulation
  echo
      ······
50 echo
  # Explanation of Command Line Flags:
  # -cm fsm+line+tgl+branch record coverage metrics
# -cg_coverage_control=1 coverage data collection for all the
      coverage groups (not yet in code)
   -l log file directory
  simv -l $PWD/logs/simv.log -cm fsm+line+tgl+branch
      -cg_coverage_control=1
```

#### ../runsim.sh

```
//configuration
  //Because everyone knows it's the bext verilog
  -sverilog
6 // -nc
                       : suppress Synopsys copyright message at
      beginning of log
  // +lint=all
                       : display all lint checks for code quality
       (noVCDE suppress messages about compiler directives)
  +lint=all,noVCDE
  // +warn=all
                       : always pay attention to warnings, they're
      there for a reason.
  +warn=all
  // -1 <path>
                      : vlogan will direct it's output messages to
   this file
```

```
18 -1 $PWD/logs/vlogan.log
   //part of VCS implicit configuration. The top level file is the only //module reqired to be imported (packages and interfaces wont be \,
         resolved)
   //VCS will then search the -y directory for missing modules in file
         names
   //that have the module name with one of the libext extentions +libext+.sv+.v \,
   //library directories VCS will search when looking for unresolved
   modules
//for implicit configuration Module name must match file name!!!!
   -y $PWD/source/Design
   -y $PWD/source/Verif
   //packages that must be explicitly compiled(VCS implicit config
         isnt smart enough yet)
   //Design packages
   $PWD/source/Design/alu_pkg.sv
$PWD/source/Design/types_pkg.sv
   //Top level files
   $PWD/source/Verif/system_tb.sv
   $PWD/source/Verif/alu_tb.sv
$PWD/source/Verif/register_tb.sv
```

### ../vlogan\_args.list

```
// VCS configuration file
//enables post process debug utilities
//VCS will build interactive debug capability into the simv
     executable
-debug all
\ensuremath{//} Enables coverage metrics which tells what parts of the code have
      been exercised
// FSM - Which states of finite state machines have been used
// line - which lines of code have been used by test run
// tgl - records which signals have been toggled in test rub
// branch - which parts of if branches have been taken (superfluous with line?)
-cm fsm+line+tgl+branch
//initialize all memory elements with random data at sim start
+vcs+initreg+random
//enables system verilog
//REALLY verbose warning messages
-xzcheck nofalseneg
//Always listen to lint... always
//check for race conditions in TB assignments.. we like our sims
      nice and deterministic
//suppress synopsys copywright message
//put log file in log folder because we're civilzed here. -1 \protect\operatorname{PWD/logs/VCS.log}
```

../VCS\_args.list