# N-Channel Logic Level Enhancement Mode Field Effect Transistor

P50N03LDG TO-252 (DPAK) Lead-Free

#### PRODUCT SUMMARY

| I RODGOT GOMMART |                     |                |  |  |  |  |
|------------------|---------------------|----------------|--|--|--|--|
| $V_{(BR)DSS}$    | R <sub>DS(ON)</sub> | I <sub>D</sub> |  |  |  |  |
| 27               | 12m                 | 50A            |  |  |  |  |





1. GATE

2. DRAIN

3. SOURCE

ABSOLUTE MAXIMUM RATINGS (T<sub>C</sub> = 25 °C Unless Otherwise Noted)

| PARAMETERS/TEST O                        | SYMBOL                  | LIMITS           | UNITS |      |
|------------------------------------------|-------------------------|------------------|-------|------|
| Gate-Source Voltage                      |                         | $V_{GS}$         | ±20   | V    |
| Continuous Drain Current                 | T <sub>C</sub> = 25 °C  |                  | 50    |      |
| Continuous Drain Current                 | T <sub>C</sub> = 100 °C | – I <sub>D</sub> | 35    | A    |
| Pulsed Drain Current <sup>1</sup>        | I <sub>DM</sub>         | 150              | A     |      |
| Avalanche Current                        | I <sub>AR</sub>         | 33               |       |      |
| Avalanche Energy                         | L = 0.1mH               | E <sub>AS</sub>  | 250   | m l  |
| Repetitive Avalanche Energy <sup>2</sup> | L = 0.05mH              | E <sub>AR</sub>  | 8.6   | - mJ |
| Dawar Dissination                        | T <sub>C</sub> = 25 °C  | Б                | 50    | W    |
| Power Dissipation                        | T <sub>C</sub> = 100 °C | $ P_D$           | 30    | VV   |
| Operating Junction & Storage Temp        | $T_j$ , $T_{stg}$       | -55 to 150       | °C    |      |
| Lead Temperature (1/16" from case f      | T <sub>L</sub>          | 275              |       |      |

#### THERMAL RESISTANCE RATINGS

| THERMAL RESISTANCE  | SYMBOL         | TYPICAL | MAXIMUM | UNITS  |
|---------------------|----------------|---------|---------|--------|
| Junction-to-Case    | $R_{	hetaJC}$  |         | 2.5     |        |
| Junction-to-Ambient | $R_{	hetaJA}$  |         | 62.5    | °C / W |
| Case-to-Heatsink    | $R_{	heta CS}$ | 0.6     |         |        |

<sup>&</sup>lt;sup>1</sup>Pulse width limited by maximum junction temperature.

ELECTRICAL CHARACTERISTICS (T<sub>c</sub> = 25 °C. Unless Otherwise Noted)

| PARAMETER                       | SYMBOL                      | TEST CONDITIONS                                     |     | LIMITS |      |      |
|---------------------------------|-----------------------------|-----------------------------------------------------|-----|--------|------|------|
| PARAMETER                       | ETER SYMBOL TEST CONDITIONS |                                                     | MIN | TYP    | MAX  | UNIT |
| STATIC                          |                             |                                                     |     |        |      |      |
| Drain-Source Breakdown Voltage  | $V_{(BR)DSS}$               | $V_{GS} = 0V, I_D = 250 \mu A$                      | 27  |        |      | V    |
| Gate Threshold Voltage          | $V_{GS(th)}$                | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                | 1   | 1.6    | 3    | V    |
| Gate-Body Leakage               | I <sub>GSS</sub>            | $V_{DS} = 0V$ , $V_{GS} = \pm 20V$                  |     |        | ±250 | nA   |
| Zoro Coto Voltago Proin Current | I <sub>DSS</sub>            | $V_{DS} = 20V$ , $V_{GS} = 0V$                      |     |        | 25   | Δ.   |
| Zero Gate Voltage Drain Current |                             | $V_{DS} = 20V, V_{GS} = 0V, T_{C} = 125  ^{\circ}C$ |     |        | 250  | μΑ   |

<sup>&</sup>lt;sup>2</sup>Duty cycle ≤ 1%

**NIKO-SEM** 

# N-Channel Logic Level Enhancement Mode Field Effect Transistor

P50N03LDG TO-252 (DPAK) Lead-Free

| On-State Drain Current <sup>1</sup>                                     | I <sub>D(ON)</sub>   | $V_{DS} = 10V, V_{GS} = 10V$                    | 50 |       |      | Α  |  |  |
|-------------------------------------------------------------------------|----------------------|-------------------------------------------------|----|-------|------|----|--|--|
| Drain-Source On-State                                                   |                      | $V_{GS} = 4.5V, I_D = 20A$                      |    | 15    | 18   |    |  |  |
| Resistance <sup>1</sup>                                                 | $R_{DS(ON)}$         | $V_{GS} = 10V, I_D = 25A$                       |    | 10    | 12   | m  |  |  |
| Forward Transconductance <sup>1</sup>                                   | <b>g</b> fs          | $V_{DS} = 10V, I_{D} = 25A$                     |    | 32    |      | S  |  |  |
| DYNAMIC                                                                 |                      |                                                 |    |       |      |    |  |  |
| Input Capacitance                                                       | C <sub>iss</sub>     |                                                 |    | 1200  | 1800 |    |  |  |
| Output Capacitance                                                      | C <sub>oss</sub>     | $V_{GS} = 0V, V_{DS} = 15V, f = 1MHz$           |    | 600   | 1000 | pF |  |  |
| Reverse Transfer Capacitance                                            | C <sub>rss</sub>     |                                                 |    | 350   | 500  |    |  |  |
| Total Gate Charge <sup>2</sup>                                          | Q <sub>g</sub>       |                                                 |    | 25    | 50   |    |  |  |
| Gate-Source Charge <sup>2</sup>                                         | $Q_{gs}$             | $V_{DS} = 10V, V_{GS} = 10V,$                   |    | 15    |      | nC |  |  |
| Gate-Drain Charge <sup>2</sup>                                          | $Q_{gd}$             | $I_D = 25A$                                     |    | 10    |      |    |  |  |
| Turn-On Delay Time <sup>2</sup>                                         | t <sub>d(on)</sub>   |                                                 |    | 6     | 16   |    |  |  |
| Rise Time <sup>2</sup>                                                  | t <sub>r</sub>       | $V_{DS} = 15V, R_L = 1$                         |    | 120   | 250  | ~C |  |  |
| Turn-Off Delay Time <sup>2</sup>                                        | $t_{d(off)}$         | $I_D \cong 50A, \ V_{GS} = 10V, \ R_{GEN} = 24$ |    | 40    | 90   | nS |  |  |
| Fall Time <sup>2</sup>                                                  | t <sub>f</sub>       |                                                 |    | 105   | 200  |    |  |  |
| SOURCE-DRAIN DIODE RATINGS AND CHARACTERISTICS (T <sub>c</sub> = 25 °C) |                      |                                                 |    |       |      |    |  |  |
| Continuous Current                                                      | Is                   |                                                 |    |       | 50   | ۸  |  |  |
| Pulsed Current <sup>3</sup>                                             | I <sub>SM</sub>      |                                                 |    |       | 150  | Α  |  |  |
| Forward Voltage <sup>1</sup>                                            | V <sub>SD</sub>      | I <sub>S</sub> = 25A, V <sub>GS</sub> = 0V      |    | 0.9   | 1.3  | V  |  |  |
| Reverse Recovery Time                                                   | t <sub>rr</sub>      |                                                 |    | 70    |      | nS |  |  |
| Peak Reverse Recovery Current                                           | I <sub>RM(REC)</sub> | $I_F = I_S$ , $dI_F/dt = 100A / \mu S$          |    | 200   |      | Α  |  |  |
| Reverse Recovery Charge                                                 | $Q_{rr}$             |                                                 |    | 0.043 |      | μС |  |  |

<sup>&</sup>lt;sup>1</sup>Pulse test : Pulse Width ≤ 300 μsec, Duty Cycle ≤ 2%.

REMARK: THE PRODUCT MARKED WITH "P50N03LDG", DATE CODE or LOT #

Orders for parts with Lead-Free plating can be placed using the PXXXXXXXG parts name.

<sup>&</sup>lt;sup>2</sup>Independent of operating temperature.

<sup>&</sup>lt;sup>3</sup>Pulse width limited by maximum junction temperature.

## N-Channel Logic Level Enhancement Mode Field Effect Transistor

P50N03LDG TO-252 (DPAK) Lead-Free

## TYPICAL CHARACTERISTICS



## ON- RESISTANCE VARIATION WITH DRAIN CURRENT AND GATE



#### ON- RESISTANCE VARIATION WITH TEMPERATURE



ON-RESISTANCE VARIATION WITH GATE-TO-SOYRCE VOLTAGE



#### TRANSFER CHARACTERISTICS



BODY DIODE FORWARD VOLTAGE VARIATION WITH



# **NIKO-SEM**

# N-Channel Logic Level Enhancement Mode Field Effect Transistor

P50N03LDG **TO-252 (DPAK)** Lead-Free





#### MAXIMUMSAFE OPERATINGAREA



## SINGLEPULSE MAXIMUM POWER DISSIPATION



### TRANSIENT THERMAL RESPONSE CURVE



# **TO-252 (DPAK) MECHANICAL DATA**

| Dimension | mm   |      |      | Dimension | mm   |      |      |
|-----------|------|------|------|-----------|------|------|------|
|           | Min. | Тур. | Max. | Dimension | Min. | Тур. | Max. |
| Α         | 9.35 |      | 10.4 | Н         | 0.89 |      | 2.03 |
| В         | 2.2  |      | 2.4  | 1         | 6.35 |      | 6.80 |
| С         | 0.45 |      | 0.6  | J         | 5.2  |      | 5.5  |
| D         | 0.89 |      | 1.5  | K         | 0.6  |      | 1    |
| Е         | 0.45 |      | 0.69 | L         | 0.5  |      | 0.9  |
| F         | 0.03 |      | 0.23 | М         | 3.96 | 4.57 | 5.18 |
| G         | 5.2  |      | 6.2  | N         |      |      |      |

