



FMC2\_PG\_C2M ■ FMC2\_PG\_C2M FMC2\_VREF\_A\_M2C
FMC2\_PRSNT\_M2C\_L

GFMC2\_PRSNT\_M2C\_L

GFMC2\_PRSNT\_M2C\_L

─**d**I2C\_SDA\_FMC2

**⊸**FMC2\_TCK ■ FMC2\_TDI
■ FMC2\_TDO -dFMC2\_TRST

FMC2\_DP0\_M2C\_P FMC2\_GBTCLK0\_M2C\_P FMC2\_GBTCLK0\_M2C\_P FMC2\_GBTCLK0\_M2C\_N GFMC2\_GBTCLK0\_M2C\_N FMC2\_CLK1\_M2C\_P
FMC2\_CLK1\_M2C\_N
GFMC2\_CLK1\_M2C\_N FMC2\_CLK0\_M2C\_P
FMC2\_CLK0\_M2C\_N

GFMC2\_CLK0\_M2C\_N

Sheet: /FMC\_2/ File: FMC\_2.sch Title: Size: A3 Date: KiCad E.D.A. kicad (6.0.0-rc1-dev-577-ge0316af69)

















































FMC1\_P\_LA\_0 FMC1\_N\_LA\_0 FMC1\_P\_LA\_1 FMC1\_N\_LA\_1 A1, B1, C21 D18 E15 F22 FMC1\_P\_LA\_2 16 16 16 16 16 16 FMC1\_N\_LA\_2 FMC1\_P\_LA\_3 FMC1\_N\_LA\_3 FPGA\_INT \_\_\_\_\_\_\_FPGA\_INT FMC1 P LA 4 FPGA MOSI 0 0 15 FPGA\_MISO FMC1\_N\_LA\_4 O\_L1P\_T0\_AD0P\_15 FPGA\_MISO GFPGA\_MISO FMC1\_N\_LA\_2 G13 FMC1\_P\_LA\_3 G15 FPGA\_SSEL FPGA\_SSEL GFPGA\_SSEL FMC1\_P\_LA\_5 D\_L1N\_T0\_AD0N\_15 D\_L2P\_T0\_AD8P\_15 FPGA\_SCK FMC1\_N\_LA\_5 FPGA\_SCK GFPGA\_SCK IO\_L2N\_T0\_16 E17 C14 FMC1\_N\_LA\_3 G16 O\_L2N\_TO\_AD8N\_15 O\_L3P\_TO\_DQS\_AD1P\_15 FMC1\_P\_LA\_6 FMC1\_P\_LA\_4 J14 EXP\_INT GEXP\_INT IO\_L3N\_TO\_DQS\_16 IO\_L4P\_TO\_16 FMC1\_N\_LA\_6 FMC1\_N\_LA\_4 H14 O\_L3N\_T0\_DQS\_AD1N\_15 FMC1\_P\_LA\_5 G17 FMC1\_N\_LA\_5 G18 FMC1\_P\_LA\_7 IO\_L4P\_T0\_15 IO\_L4N\_T0\_16 E14 FMC1\_N\_LA\_7 FMC1\_P\_LA\_6 J15 FMC1\_N\_LA\_6 H15 IO\_L5P\_T0\_16 E16 IO L5P TO AD9P 15 FMC1\_P\_LA\_8 D16 D\_L5N\_T0\_AD9N\_15 IO\_L5N\_T0\_16 FMC1\_N\_LA\_8 FMC1\_P\_LA\_7 H17 1 L6P T0 15 IO L6P TO 16 FMC1\_N\_LA\_7 H18 IO\_L6N\_TO\_VREF\_16 D15 WR\_DAC\_SCLK UWR\_DAC\_SCLK L6N\_T0\_VREF\_15 FMC1\_P\_LA\_9 FMC1\_P\_LA\_8 J22 B15 IO\_L7P\_T1\_16 B15 IO\_L7N\_T1\_16 B16 FMC1\_N\_LA\_9 FMC1\_N\_LA\_8 H22 L7N T1 AD2N 15 FMC1\_P\_LA\_10 FMC1\_P\_LA\_9 H20 C13 FMC1\_N\_LA\_10 FMC1\_N\_LA\_9 G20 IO\_L8N\_T1\_16 B13 I2C\_FPGA\_SCL D L8N T1 AD10N 15 IO\_LON\_I1\_16 A15 IO\_L9P\_T1\_DQS\_16 A16 IO\_L9N\_T1\_DQS\_16 A16 IO\_L10P\_T1\_16 A13 FMC1\_P\_LA\_10 K21 I2C\_FPGA\_SDA FMC1 P LA 11 FMC1\_N\_LA\_10 K22 WR\_DAC2\_SYNC O L9N T1 DQS AD3N 15 FMC1\_N\_LA\_11 FMC1\_P\_LA\_11 M21 WR\_DAC\_SCLK D\_L10P\_T1\_AD11P\_15 FMC1\_P\_LA\_12 WR\_DAC\_DIN FMC1\_N\_LA\_11 L21 IO\_L10N\_T1\_AD11N\_15 IO\_L11P\_T1\_SRCC\_15 FMC1\_N\_LA\_12 MII\_RX\_CLK WR\_DAC1\_SYNC FMC1\_P\_LA\_0 J19 FMC1\_N\_LA\_0 H19 FMC1\_P\_LA\_13 IO\_L12P\_T1\_MRCC\_16 D17 CLK20\_VCX0 FMC1\_N\_LA\_13 D\_L12P\_T1\_MRCC\_15 IO\_L12N\_T1\_MRCC\_16 C17 × IO\_L13P\_T2\_MRCC\_16 C18 PMod1\_0 PMod2\_0 FMC1\_P\_LA\_14 FMC1\_P\_LA\_1 K18 FMC1\_N\_LA\_1 K19 PMod1\_2 PMod2\_1 PMod1\_1 0\_L13P\_T2\_MRCC\_15 PMod2\_2 FMC1\_N\_LA\_14 PMod1\_2 \_L13N\_T2\_MRCC\_15 PMod2\_3 PMod1\_3 FMC1\_P\_LA\_15 \_L14P\_T2\_SRCC\_15 FMC1\_P\_LA\_13 × L20 N22 PMod2\_4 PMod1\_4 PMod1\_5 FMC1\_N\_LA\_15 0\_L14N\_T2\_SRCC\_15 PMod2\_5 \_L15P\_T2\_DQS\_15 FMC1 P LA 16 FMC1\_N\_LA\_13 M22 PMod2 6 PMod1\_6 LISN TO DOS ADV B 15 FMC1\_P\_LA\_14 M18 FMC1\_N\_LA\_16 PMod2\_7 PMod1\_7 IO\_L16N\_T2\_16 A20 FMC1\_N\_LA\_14 L18 PMod2\_1 D\_L16N\_T2\_A27\_15 FMC1\_P\_LA\_17 FMC1\_P\_LA\_15 N18 IO\_L17P\_T2\_16 A18 PMod2\_2 \_L17P\_T2\_A26\_15 FMC1\_N\_LA\_17 FMC1\_N\_LA\_15 N19 0\_L17N\_T2\_A25\_15 0\_L18P\_T2\_A24\_15 FMC1 P LA 18 FPGA\_XR\_GPIO\_0

GFPGA\_XR\_GPIO\_0 FMC1 P LA 16 N20 FMC1\_N\_LA\_16 M20 FMC1\_N\_LA\_18 D\_L18N\_T2\_A23\_15 K13 PHY RSTn D\_L19P\_T3\_A22\_15 FMC1\_P\_LA\_19 MII\_RX\_DV K14 \_\_L19N\_T3\_A21\_VREF\_15 FMC1\_N\_LA\_19 FMC1\_P\_LA\_12 M13 FMC1\_N\_LA\_12 L13 FPGA\_XR\_GPIO\_0 1 L20P T3 A20 15 FMC1\_P\_LA\_20 I2C\_SW\_RESETn FMC1\_N\_LA\_20 MII\_TX\_EN D\_L21P\_T3\_DQS\_15 D\_L21N\_T3\_DQS\_A18\_15 MII\_RXD0 J17 FMC1\_P\_LA\_21 MII\_RXD1 L14 L22P T3 A17 15 FMC1\_N\_LA\_21 MII RXD2 115 MII RXDO 0 L22N T3 A16 15 IO\_L22N\_T3\_16 IO\_L23P\_T3\_16 IO\_L23N\_T3\_16 D21 FMC1\_P\_LA\_22 MII\_RXD3 L16 MII\_RXD1 MII\_TXD0 K16
MII\_TXD1 M15 FMC1\_N\_LA\_22 MII\_RXD2 IO L23N T3 FWE B 15 MII\_RXD3 IO\_L24P\_T3\_16 G21 FMC1 P LA 23 MII\_TXD2 IO\_L24N\_T3\_16 G22 IO\_L24N\_T3\_RS0\_15 **—□**MII\_RXD[0..3] FMC1\_N\_LA\_23 F21 MII\_TXD3 M17 10\_25\_15 10\_25\_16 FMC1\_P\_LA\_24 U30B XC7A200T-FBG484 FMC1\_N\_LA\_24 MII\_TXD0 FMC1\_P\_LA\_25 MII\_TXD1 FMC1\_N\_LA\_25 MII\_TXD3 FMC1\_P\_LA\_26 **-□**MII\_TXD[0..3] FMC1\_N\_LA\_26 FMC1\_P\_LA\_27 FMC1\_N\_LA\_27 FMC1\_P\_LA\_28 FMC1\_N\_LA\_28 FMC1\_P\_LA\_29 FMC1\_N\_LA\_29 FMC1\_P\_LA\_30 FMC1\_N\_LA\_30 FMC1\_P\_LA\_31 FMC1\_N\_LA\_31 FMC1\_P\_LA\_32 FMC1\_N\_LA\_32 FMC1\_P\_LA\_33 FMC1\_N\_LA\_33 Sheet: /FPGA/FPGA\_15\_16/ File: FPGA\_15\_16.sch Title:

Size: A3 Date: KiCad E.D.A. kicad (6.0.0-rc1-dev-577-ge0316af69)



