# Feedback Control

# Introduction to digital Low-Level Radio Frequency Controls in Accelerators

Lab 11 Qiang Du

# Contents

| 1 | Intr      | roduction                                        |  |  |  |
|---|-----------|--------------------------------------------------|--|--|--|
|   | 1.1       | Firmware details                                 |  |  |  |
|   | 1.2       | Hardware setup                                   |  |  |  |
|   | 1.3       | Firmware and software setup                      |  |  |  |
|   | 1.4       | EPICS PVs:                                       |  |  |  |
| 2 | Exercises |                                                  |  |  |  |
|   | 2.1       | Run EPICS Phoebus interface                      |  |  |  |
|   | 2.2       | Run pulse mode                                   |  |  |  |
|   | 2.3       | Find cavity detune through falling edge analysis |  |  |  |
|   | 2.4       | Extract detune frequency from falling edge       |  |  |  |
|   | 2.5       | Measure the crystal bandwidth                    |  |  |  |
|   | 2.6       | Adjust LLRF LO DDS to tune crystal               |  |  |  |
|   | 2.7       | Close amplitude and phase loop                   |  |  |  |

## 1 Introduction

In this lab we will learn how to use a digital LLRF system as a vector network analyzer. We will also leverage the experience from previous lab exercise on ADC, DAC and DDS, and the 20 MHz crystal characterizations.

We will operate the feedback loops using the 20 MHz crystal as a resonator.

## 1.1 Firmware details



| Frequency          | Derivation  | Value  | Unit |
|--------------------|-------------|--------|------|
| f_MO               |             | 480    | MHz  |
| $f_IF$             | $f_MO/24$   | 20     | MHz  |
| f_LO               | f_MO - f_IF | 460    | MHz  |
| $f$ _CLK           | f_LO / 4    | 115    | MHz  |
| $f_{IF} / f_{CLK}$ |             | 4 / 23 |      |

## 1.2 Hardware setup



Connect the system as shown in the diagram, so we have both direct loop back on ADC1 and with 20 MHz crystal in the system on ADC5. The firmware has identical DAC Q1 and DAC Q2 output, as we previously measured on the DAC characterization lab.

## 1.3 Firmware and software setup

- Configure FPGA chassis using the provided marble\_zest\_top\_uspas.bit;
- Start EPICS IOC on the connected laptop computer;
- Run Phoebus GUI on the connected laptop computer;

#### 1.4 EPICS PVs:

Note: all raw registers like reg \* have separate write and read-back PVs.

To write a raw register such as USPAS:LLRF:reg amp loop enable:

caput USPAS:LLRF:reg amp loop enable 0

To read it back, read the PV with \_RBV as suffix.

caget USPAS:LLRF:reg amp loop enable RBV

#### Waveform:

- USPAS:LLRF:ACQ\_SAMP\_PERIOD Waveform sampling period
- USPAS:LLRF:ACQ\_DECIM Waveform decimation value

#### Amplitude loop:

- USPAS:LLRF:Loop:AmpSetp Holds amplitude loop setpoint value, calibrated with waveform
- USPAS:LLRF:reg\_amp\_setpoint Holds amplitude loop setpoint value, raw
- USPAS:LLRF:reg\_amp\_loop\_enable Enables amplitude loop
- USPAS:LLRF:reg\_amp\_loop\_reset Resets amplitude loop
- USPAS:LLRF:reg\_Kp\_amp Amplitude loop proportional gain
- USPAS:LLRF:reg\_Ki\_amp Amplitude loop integral gain

#### Phase loop:

- USPAS:LLRF:Loop:PhsSetp Holds phase loop setpoint value, calibrated with waveform
- USPAS:LLRF:reg\_phs\_setpoint Holds phase loop setpoint value, raw
- USPAS:LLRF:reg\_phs\_loop\_enable Enables phase loop
- USPAS:LLRF:reg\_phs\_loop\_reset Resets phase loop
- USPAS:LLRF:reg\_Kp\_phs Phase loop proportional gain
- USPAS:LLRF:reg\_Ki\_phs Phase loop integral gain

## 2 Exercises

#### 2.1 Run EPICS Phoebus interface

See README.md for docker command:

```
xhost local:root
docker run --rm -it --name phoebus alsu --network="host" -e DISPLAY=${DISPLAY} -v /tmp/.
```

## 2.2 Run pulse mode

- Set Amp Loop setpoint to 30000.
- Toggle "Pulse Mode" button to "ON".
- Adjust pulse width to 60000.
- Set waveform Decimation to 50.

The pulse length is  $23 * 60000 / 115e6 = 12.0 \,\mu s$ . The CIC filter before the waveform will average 23 \* Decimation samples, so the waveform sample interval is  $1/115e6 * 50 * 23 = 10.0 \,\mu s$ . This will give us enough length of waveforms to capture about 32 ms.

```
[7]: %matplotlib inline
    from matplotlib import pyplot as plt
    from scipy import signal
    import pandas as pd
    import numpy as np
    from epics import PV, caget, caput
    import os
    os.environ['EPICS_CA_ADDR_LIST'] = 'localhost'
    os.environ['EPICS_CA_AUTO_ADDR_LIST'] = 'NO'
    plt.rcParams['figure.figsize'] = [6, 4]
    plt.rcParams['axes.grid'] = True
    plt.rcParams['axes.grid.which'] = "both"
    plt.rcParams['grid.linewidth'] = 0.5
    plt.rcParams['grid.alpha'] = 0.5
    plt.rcParams['font.size'] = 8
[8]: caput('USPAS:LLRF:Loop:AmpSetp', 30000)
```

```
[8]: caput('USPAS:LLRF:Loop:AmpSetp', 30000)
    caput('USPAS:LLRF:reg_pulse_mode', 1)
    caput('USPAS:LLRF:reg_pulse_high_len', 60000)
    caput('USPAS:LLRF:ACQ_DECIM', 50)
```

#### [8]: 1

The ADC5 waveform will show the step response of the crystal. It is expected to have a result like the following screenshot.



Explain the reason of ringing of the ADC5 amplitude and phase waveforms. Explain the spirals in IQ waveform plot.

## 2.3 Find cavity detune through falling edge analysis

```
[9]: fs = 1e6 / PV('USPAS:LLRF:ACQ_SAMP_PERIOD').value
    pv_twf = PV('USPAS:LLRF:CavCel:TWF')
    pv_awf = PV('USPAS:LLRF:CavCel:AWF')
    pv_pwf = PV('USPAS:LLRF:CavCel:PWF')
    pv_iwf = PV('USPAS:LLRF:CavCel:IWF')
    pv_qwf = PV('USPAS:LLRF:CavCel:QWF')

df = pd.DataFrame({
        'T [µs]': pv_twf.value,
        'amp': pv_awf.value,
        'phs': pv_pwf.value,
```

```
'i': pv_iwf.value, 'q': pv_qwf.value})
df.set_index('T [µs]');
```

```
[10]: df[['amp']].plot()
```

[10]: <AxesSubplot: >



```
[11]: df[['i', 'q']].plot()
```

[11]: <AxesSubplot: >



[12]: <AxesSubplot: xlabel='i'>



# 2.4 Extract detune frequency from falling edge

# 2.5 Measure the crystal bandwidth.

Compare the results to the one you measured on the first day.

# 2.6 Adjust LLRF LO DDS to tune crystal



# 2.7 Close amplitude and phase loop

- 1. Disable pulse mode
- 2. Adjust amplitude setpoint to 2000
- 3. Set both loops Ki, Kp gain to 1
- 4. Reset both loops

Increase integral and proportional gain and observe loop stability.