# Non-IQ Digital Down-Conversion

### Introduction to digital Low-Level Radio Frequency Controls in Accelerators

Lab 10 Qiang Du

## Contents

| 1 | Introduction       | 2 |
|---|--------------------|---|
|   | Exercises          | 2 |
|   | 2.1 Run simulation | 2 |

### 1 Introduction

This lab is a demonstration of a working Non-IQ Digital Down-Conversion (DDC) that is part of the LLRF firmware in this class. Read http://recycle.lbl.gov/~ldoolitt/llrf/down/reconstruct.pdf for more information.

The test bench injects a sinusoidal waveform with amplitude of SIG\_AMP\_CNT and phase of SIG\_PHS\_DEG after clock cycle CC\_NO to the DDC module noniq\_ddc.v, which takes 6 clock cycles of latency, to produce an interleaved stream of base band I,Q signals, which is then separated with interpolation by fiq\_interp.v by 4 cycles.

The test bench also checks the expected amplitude and phase response with the produced signals, using the equations we showed in the lecture.

#### 2 Exercises

#### 2.1 Run simulation

The following command will generate a waveform file, and check results.

make noniq\_ddc.vcd

Inspect the waveform for timing and scaling of the process. Adjust parameters of the test bench file noniq\_ddc\_tb.v for stimulus signal amplitude and phase and check results.