# ECE 391 Exam 1, Spring 2012 Thursday February 23rd

| Name: |  |  |  |
|-------|--|--|--|
|       |  |  |  |
|       |  |  |  |
|       |  |  |  |
|       |  |  |  |

- Be sure that your exam booklet has 16 pages.
- Write your name at the top of each page.
- This is a closed book exam.
- $\bullet$  You are allowed one  $8.5 \times 11$ " sheet of notes.
- Absolutely no interaction between students is allowed.
- Show all of your work.
- Don't panic, and good luck!

| Name:     |           |  |
|-----------|-----------|--|
|           |           |  |
|           |           |  |
| Problem 1 | 23 points |  |
| Problem 2 | 12 points |  |

2

Problem 3 20 points \_\_\_\_\_\_

Problem 4 15 points \_\_\_\_\_

Problem 5 20 points

Problem 6 10 points

Total 100 points \_\_\_\_\_

#### **Problem 1** (23 points): Short Answers

Please answer concisely. If you find yourself writing more than a sentence or two, your answer is probably wrong.

**Part A** (4 points): Recall the user-level test harness provided for your use with MP1. Describe one advantage and one disadvantage of developing and using such a testing strategy when writing new kernel code, relative to doing all testing of the new code directly in the kernel.

Prosi Easier to test and find bugs. Because it you test in Kernel and it crashes, then you have to restart. But in user-level, you can use gob to debug.

Cons: Only use user-level may not tind all bugs.

**Part B** (5 points): You have a device attached to IRQ0 on the PIC. Everytime that device generates an interrupt, the divide\_by\_zero exception handler is invoked instead of your device handler. What have you set up incorrectly and how do you fix it?

The Vector number associate with IRRO is wrong. It should not be #0 in IDT, but be 0x20 to tor primary PIL

Ox AO to for Secondary PIC



#### **Problem 1, continued:**

Part C (4 points): Why is it necessary to save the state of the caller saved registers immediately after receiving an interrupt?

> because the caller saved reg may be changed during interruption if not save caller saved reg, they will change after interruption

Part D (5 points): Why does Linux make use of tasklets (i.e., software interrupts) instead of executing all

interrupt-related activity in the (hardware) interrupt handler for Support max 64

be couse tor software interrupts, using IRT it's easier to relink and mantaince compared to hardware interrupt handler as they vary from each to each using jump table IDT can support more interruptions compared to

PIC, which only support maximum 64 interruptions,

| Name:     |  | , | _ |
|-----------|--|---|---|
| name:     |  |   | 1 |
| i tailic. |  | - | J |

#### **Problem 1, continued:**

**Part E** (5 points): Explain why it is not enough to do CLI/STI when synchronizing accesses to resources shared by your code and interrupt handlers in a multiprocessor setting.

Because the CLI/STI works by changing value of IF. SD it will only affect one processor, resulting into tailure in multiprocessor setting

### Problem 2 (12 points): PIC Design Rationale and Issues

You may find it helpful to consult the 8259A diagram on the back of the exam for this problem.

**Part A** (4 points): Explain the role of the CAS (cascade) bus in Intel's 8259A PIC. Specifically, why it is necessary, and how is it used?

It's used in cascaded PIC.

It's necessary because when a secondary PIC raised an interrupt, CPV does not know which PIC raise it and which PIC should provide the vector. And primary PIL also doesn't know which secondary PIC's interrupt lines is being reported. So it needs GAS to per form communication between them.

Used to transmits the identification number for one of up to eight possible secondary PICs from primary PSC

**Part B** (4 points): Three 8259A PICs are cascaded together, with slave X occupying IR0 on the master PIC and slave Y occupying IR4. Assuming that the standard priority scheme is used on each PIC (IR0 is high, IR7 is low), show the overall priority scheme for the lines on the master M (call them M0 through M7) and slaves X (X0 through X7) and Y (Y0 through Y7).

x0>x1>x2>x3>x4>x5>x6>x7>M1>M2>M3

**Part C** (4 points): Draw the glue logic necessary to connect the A (address, 1 bit) and  $\overline{CS}$  (chip select, 1 bit, active low) ports of an 8259A PIC to the 16-bit address bus of a processor such that the PIC occupies ports 0x100 and 0x101. Your diagram should not be gate-level, but be sure that any component meanings are clear.

ADDY TO ADDREUS:

Ox 00010000 0000

BO

ADDY TO CS ON PIC

ADDREUS:

FOR ADDREUS:

ADDREUS:

TO ADDREUS:

TO

*Name:* \_\_\_\_\_\_ 7

## Problem 3 (20 points): Calling Convention

You have been asked to write a recursive function to emulate an iteration of a sum-reduction collective operation (multiprocessor function to get the sum of an extremely large set of data). The C code implementation is already written for you below (and at the end of the exam). The x86 code is generated from this C code. You are to fill in the missing x86 GNU Assembly instructions related to the C calling convention you learned in class.

```
typedef struct elem{
    int value;
     elem_t* next
} elem t;
// Returns the length of the new "sum linked-list" made during traversal
int recursive_reduce_iter(int blocksize, elem_t* start)
{
     int new_list_len, sum;
     elem_t * end = start;
     int temp = blocksize;
                             // Base Case
    if (start == NULL)
          return 0;
     while(temp != 0){
                         // Compute next block's address
         end = end->next;
         temp--;
                                            1 end
     }
     end = end->next;
                                  1
                                       D
    new_list_len = recursive_reduce_iter(blocksize, end); // Recursive Call
     sum = sum_nodes(start, end);
                                    // sum_nodes call
     start->value = sum; // Update node's value and next ptr
     start->next = end;
     return new_list_len+1;
                                // Return the length of the new list
}
int sum_nodes(elem_t* start_node, elem_t* end_node); // Helper func, returns sum
```

The x86 Assembly is below and continues to the next page. Remember to **follow the C calling convention** and **only add code where the x86 comments say to add code.** 

```
recursive_reduce_iter:
   pushl %ebp
   movl %esp, %ebp
                                              # ADD YOUR CODE HERE TO...
                                              # blocksize => ecx
   mov | 8[%ebp), %ecx
                                              # start => eax
   mov/ 12(906), weak
                                              # new_list_len => local var on stack
   Subl $4, %esp movl %eax, %edx
   cmpl $0, %eax
   je base_case
                         Holdy end
block_loop:
   cmpl $0, %ecx
   je next_block
   movl NEXT (%edx), %edx
   decl %ecx
   jmp block_loop
```

Name: \_\_\_\_\_\_\_ 8

#### **Problem 3, continued:**

```
next_block:
   movl NEXT(%edx), %edx
```

```
Push 1 %ddx
                                                     # ADD YOUR CODE HERE TO...
  mov1 8(1/26p), 1/8CX
                                                     # Do recursive call
                                                     # followed by sum_nodes call
  PUSHI %ecx
  call recursive_reduce_iter
  add 44, 169
 PVP1 %GLX
 mov1 %eax, -4(%ebp)
 Push! %edx
mov1 12 (%ebp), % eax
 Push! %eux
[UII SUM-NOOLS
movi Yocax, yoccp
ovpi Yocax, popi Yoedx
movi secx, VALUE (seax)
  movl %edx, NEXT (%eax)

Movl -4(%ebp), %eux

Odd/ $1, %eux
                                                     # ADD YOUR CODE HERE TO....
                                              # Set return value to new_list_len+1
  leave
   ret
base_case:
   movl $0, %eax
   jmp done
```

#### Problem 4 (15 points): Synchronization

There is another synchronization method other than the ones taught in class called a barrier. Barriers make sure that all threads stop at a certain point before continuing. An example would be a parallel read/sort function. Several threads would read some data in parallel and stop at a barrier before moving on to do the actual sort.

```
extern static int NUM_THREADS;  // assume the number of threads does not change

// you may add additional members to this struct,

// but NO NEW synchronization primatives

typedef struct {
    spinlock_t lock;
    Volutile int waiting_num;

} barrier_t;
```

**Part A** (5 points): Implement the initialization function below. Remember to initialize any members you added to the barrier struct.

```
Spinlock_f lock = SPIN_Lock_UNLOCKED

b > lock = lock;
wditing_num = 0;

Part B (10 points): Implement a barrier_wait function below.

void barrier_wait (barrier_t *b)

{
    Spinlock_lock (b > lock);
    b > wditing_num t=1
    while (b > waiting_num!= NM_THREADS) {
        Spinlock_unlock (b > lock);
        Spinlock_unlock (b > lock);
        Spinlock_unlock (b > lock);
        Spinlock_unlock (b > lock);

        Spinlock_unlock (b > lock);

        Spinlock_unlock (b > lock);
```

#### **Problem 5** (20 points): x86 Assembly and C

You've decided to implement a new function to supplement those you created in MP1. The purpose of the function is to make the fish appear dead, and you intend on calling it at the end of the user level test harness. To achieve this goal, you will replace the eye of the fish with an 'x' during the "off frame". In Part A, you will implement the function as a new ioctl using x86 assembly.



Traverse the mpllist\_head list, looking for an element whose ON\_CHAR field matches the ascii value for '.'(0x2E). If there is such an element, replace the OFF\_CHAR field with 'x'(0x78). You are guaranteed that there is at most one '.' in the list and that this always corresponds to the "eye" you should replace. You are NOT guaranteed that the '.' is at a fixed location, so you must search the list based on the ON\_CHAR field rather than the LOCATION field. The argument is only present for the sake of consistency, and contains only garbage. Return 0 on success, and -1 on failure. Insert the code to implement mpl\_ioctl\_kill in mpl.S shown on the next page.

#### Use x86 GNU Assembly for this part!

```
.data
# Useful offset constants for accessing members of a mp1_blink_struct structure
LOCATION = 0
ON_CHAR = 2
OFF_CHAR = 3
ON_LENGTH = 4
OFF_LENGTH = 6
COUNTDOWN = 8
STATUS = 10
NEXT = 12
```

Name: \_\_\_\_\_

11

#### Problem 5, continued:

```
# Pointer to head of list (initialized to NULL)
mp1_list_head: .long  0
# int mp1_ioctl_kill(unsigned long arg)
# follows C calling convention
# %ecx MUST mantain list pointer

mp1_ioctl_kill:
    push %ebp
    movl 95 esp, %ebp
    movl Mp1-list-head, %ecx
```

```
CMP | $0, %elx

Je NOT_FOUND

MOV | $0x21, %eax

MOV | ON_ LHARVeax), %edx

LEAVE

RET

CMP | $0, %ecx

MOV | $0x78, 0N_CHAR (%ecx)

MOV | $0, %eax

LEAVE

RET

NOT_FOUND:

PROVI $-1, %eax

LEAVE

RET
```

| 12 |
|----|
|    |

#### **Problem 6** (10 points): Debugging(\*\*\*)

There is one bug in the following code where unexpected behavior may happen. Explain what conditions must occur for the bug to happen, what occurs as a result of this bug, and how you would fix it.

Assume the operations done on arg1 and arg2 do not overflow the int return value from that operation. The (\*\*\*) means this is a challenge problem. Proportion your time appropriately.

```
# int dispatcher (unsigned int argl, unsigned int arg2, unsigned int operation)
    Dispatcher function that uses a function pointer jump table
#
       to execute the appropriate operation function.
#
    Inputs: operation - index into function pointer jump table
           arg1, arg2 - argumets that the functions operate on
#
#
#
    Outputs: Returns -1 if operation is out of array bounds, otherwise
            the function that is jumped to sets the return value
#
    Note: The function calling dispatcher as well as each of the functions
          in the jump table follow the C calling convention. Recall that the
         dispatcher is a special function (MP1's mp1_ioctl that you wrote
#
         was a dispatcher)
dispatcher:
                      when input of operation is bad
  movl 12(%esp), %ecx
                       then stack is broken
  cmpl $0, %ecx
  il bad op
  should not be used as disputcher
bad_op:
  movl \$-1, \$eax
                      doesn't push 8.06p
  leave
  ret
                      Remove "IEAVE"
# int op_<function> (unsigned int arg1, unsigned int arg2)
    Note: Assume that the op_<function> does not overflow
         the return value
jumptable:
  .long op_add, op_mult, op_abs
```

| Name:           | 13 |
|-----------------|----|
|                 |    |
| (scratch paper) |    |

| lame: |
|-------|
|-------|

### You may tear off this page to use as a reference

14

# **Synchronization API reference**

| spinlock_t lock;                                           | Declare an uninitialized spinlock                     |
|------------------------------------------------------------|-------------------------------------------------------|
| <pre>spinlock_t lock1 = SPIN_LOCK_UNLOCKED;</pre>          | Declare a spinlock and initialize it                  |
| spinlock_t lock2 = SPIN_LOCK_LOCKED;                       |                                                       |
| <pre>void spin_lock_init(spinlock_t* lock);</pre>          | Initialize a dynamically-allocated spin lock          |
|                                                            | (set to unlocked)                                     |
| <pre>void spin_lock(spinlock_t *lock);</pre>               | Obtain a spin lock; waits until available             |
| <pre>void spin_unlock(spinlock_t *lock);</pre>             | Release a spin lock                                   |
| void spin_lock_irqsave(spinlock_t *lock,                   | Save processor status in flags,                       |
| unsigned long& flags);                                     | mask interrupts and obtain spin lock                  |
|                                                            | (note: flags passed by name (macro))                  |
| <pre>void spin_lock_irqrestore(spinlock_t *lock,</pre>     | Release a spin lock, then set                         |
| unsigned long flags);                                      | processar status to flags                             |
| struct semaphore sem;                                      | Declare an uninitialized semaphore                    |
| static DECLARE_SEMAPHORE_GENERIC (sem, val);               | Allocate statically and initialize to val             |
| DECLARE_MUTEX (mutex);                                     | Allocate on stack and initialize to one               |
| <pre>DECLARE_MUTEX_LOCKED (mutex);</pre>                   | Allocate on stack and initialize to zero              |
| <pre>void sema_init(struct semaphore *sem, int val);</pre> | Initialize a dynamically allocated semaphore to val   |
| <pre>void init_MUTEX(struct semaphore *sem);</pre>         | Initialize a dynamically allocated semaphore to one.  |
| <pre>void init_MUTEX_LOCKED(struct semaphore *sem);</pre>  | Initialize a dynamically allocated semaphore to zero. |
| <pre>void down(struct semaphore *sem);</pre>               | Wait until semaphore is available and decrement (P)   |
| <pre>vod up(struct semaphore *sem);</pre>                  | Increment the semaphore                               |

# a PICture of the 8259A



#### You may tear off this page to use as a reference

15

# Recursive\_reduce\_iter() C code

```
typedef struct elem{
   int value;
   elem_t* next
} elem_t;
// Returns the length of the new "sum linked-list" made during traversal
int recursive_reduce_iter(int blocksize, elem_t* start)
{
    int new_list_len, sum;
    elem_t* end = start;
    int temp = blocksize;
    if (start == NULL) // Base Case
       return 0;
    end = end->next;
       temp--;
    }
    end = end->next;
    new_list_len = recursive_reduce_iter(blocksize, end); // Recursive Call
    start->value = sum; // Update node's value and next ptr
    start->next = end;
    return new_list_len+1; // Return the length of the new list
```

int sum\_nodes(elem\_t\* start\_node, elem\_t\* end\_node); // Helper func, returns sum

Name: \_\_\_\_\_

#### You may tear off this page to use as a reference

16

#### x86 reference



Conditional branch sense is inverted by inserting an "N" after initial "J," e.g., JNB. Preferred forms in table below are those used by debugger in disassembly. Table use: after a comparison such as cmp %ebx, %esi # set flags based on (ESI - EBX)

choose the operator to place between ESI and EBX, based on the data type. For example, if ESI and EBX hold unsigned values, and the branch should be taken if ESI  $\leq$  EBX, use either JBE or JNA. For branches other than JE/JNE based on instructions other than CMP, check the branch conditions above instead.

```
jna
                                        jnb
               jnz
                     jnae
                                   jΖ
                                               jnbe
                                                      unsigned comparisons
preferred form
                                                jа
                             jbe
               jne
                      jb
                                   jе
                                        jae
                             \leq
               \neq
                       <
                                   =
                                         \geq
                                                >
preferred form
                      jl
                             jle
                                   jе
               jne
                                        jge
                                                jg
                                                      signed comparisons
               jnz
                     jnge
                            jng jz
                                        jnl
                                               jnle
```