### **Week 1:**

1. Build a circuit with no inputs and one output. That output should always drive 1 (or logic high).

```
//Code
    module top_module( output one );

// Insert your code here
    assign one = 1'b1;
```

endmodule

//Output



2. Create a module with one input and one output that behaves like a wire.



```
//Code
```

```
module top_module( input in, output out );
```

```
assign out=in; endmodule
```

//Output



3. Create a module with 3 inputs and 4 outputs that behaves like wires that makes these connections:

```
a -> w
b -> x
b -> y
c -> z

module top_module

What to add

w
output wire w, x, y, z

top_module
```

```
//Code
module top_module(
                input a,b,c,
                output w,x,y,z );
                assign w=a;
                assign y=b;
                assign z=c;
endmodule
//Output
```



### **Weak 2:**

4. Create a module that implements a NOT gate.



//Code

module top\_module( input in, output out );

assign out=~in;

end module

//Output



5. Create a module that implements an AND gate.



//Code

```
module top_module(
    input a,
    input b,
    output out );
    assign out=a&b;
```

endmodule

//Output



6. Create a module that implements a NOR gate. A NOR gate is an OR gate with its output inverted. A NOR function needs two operators when written in Verilog.



//Code

```
module top_module(

input a,
input b,
output out );
assign out= ~(a|b);
endmodule

//Output

a

b

out

a

out

Mismatch:
```

7. Create a module that implements an XNOR gate.



```
//Code
module top_module(
                input a,
               input b,
                output out );
                assign out=~(a^b);
endmodule
```

//Output



### Weak 3:

//Code

8. Implement the following circuit. Create two intermediate wires (named anything you want) to connect the AND and OR gates together. Note that the wire that feeds the NOT gate is really wire out, so you do not necessarily need to declare a third wire here. Notice how wires are driven by exactly one source (output of a gate), but can feed multiple inputs.



```
module top_module(

input a,
input b,
input c,
input d,
output out,
output out_n );
wire a1,a2;
```

assign out= a1|a2; assign out\_n=~(a1|a2); endmodule

assign a1=a&b; assign a2=c&d;

//Output



9. Create a module with the same functionality as the 7458 chip. It has 10 inputs and 2 outputs. You may choose to use an assign statement to drive each of the output wires, or you may choose to declare (four) wires for use as intermediate signals, where each internal wire is driven by the output of one of the AND gates. For extra practice, try it both ways.



assign a4=p1f&p1e&p1d; assign p1y=a3|a4; endmodule

//Output



10. Build a circuit that has one 3-bit input, then outputs the same vector, and also splits it into three separate 1-bit outputs. Connect output o0 to the input vector's position 0, o1 to position 1, etc. In a diagram, a tick mark with a number next to it indicates the width of the vector (or "bus"), rather than drawing a separate line for each bit in the vector.

```
outv output [2:0] outv output [2:0] outv output [2:0] outv output o2, o1, o0 top_module
```

```
//Code
module top_module (
          input wire [2:0] vec,
          output wire [2:0] outv,
          output wire o2,
          output wire o1,
          output wire o0 ); // Module body starts after module declaration
          assign outv=vec;
          assign o0=vec[0];
```

```
assign o1=vec[1];
assign o2=vec[2];
endmodule
```

//Output



### Weak 4:

11. Build a combinational circuit that splits an input half-word (16 bits, [15:0]) into lower [7:0] and upper [15:8] bytes.

12. Build a circuit that will reverse the *byte* ordering of the 4-byte word.

AaaaaaaaBbbbbbbbCccccccDddddddd => DdddddddCccccccBbbbbbbbAaaaaaaa



13. Build a circuit that has two 3-bit inputs that computes the bitwise-OR of the two vectors, the logical-OR of the two vectors, and the inverse (NOT) of both vectors. Place the inverse of b in the upper half of out\_not (i.e., bits [5:3]), and the inverse of a in the lower half.



```
//Code
module top_module(
  input [2:0] a,
```

```
input [2:0] b,
 output [2:0] out_or_bitwise,
 output out_or_logical,
 output [5:0] out_not
);
  assign out_or_bitwise=a|b;
  assign out_or_logical=a||b;
  assign out_not={~b,~a};
endmodule
//Output
               out_or_bitwise 0
    out_or_logical /
        out_not 3f \ 7 \ 6 \ 5 \ 4 \ 3 \ 2 \ 1 \ 0 \ 3f \ 3e \ 3d \ 3c \ 3b \ 3a \ 39 \ 38 \ 37 \ 36 \ 35 \ 34 \ 33
    out_or_bitwise 0
                                              0 ( 1 ( 2 ( 3 ( 4 ) 5 ) 6 ) 7
  out_or_logical
        out_not 3f \ 7 \ 6 \ 5 \ 4 \ 3 \ 2 \ 1 \ 0 \ 3f \ 3e \ 3d \ 3c \ 3b \ 3a \ 39 \ 38 \ 37 \ 36 \ 35 \ 34 \ 33
       Mismatch:
```

5 10 15 20 25 30 35 40 45 50 55 60 65 70 75 80 85 90 95 100 105 110 115 120 125 130 135 140 145 150 155 160 165 170 175 180 185 190 195 200 205 210 215

### **Weak 5:**

- 14. Build a combinational circuit with four inputs, in[3:0]. There are 3 outputs,
  - out\_and: output of a 4-input AND gate.
  - out\_or: output of a 4-input OR gate.
  - out\_xor: output of a 4-input XOR gate.

//Code
module top\_module(
input [3:0] in,

```
output out_and,
output out_or,
output out_xor
);
assign out_and=in[3]&in[2]&in[1]&in[0];
assign out_or=in[3]\in[2]\in[1]\in[0];
assign out_xor=in[3]^in[2]^in[1]^in[0];
```

#### endmodule

//Output



15. Given several input vectors, concatenate them together then split them up into several output vectors. There are six 5-bit input vectors: a, b, c, d, e, and f, for a total of 30 bits of input. There are four 8-bit output vectors: w, x, y, and z, for 32 bits of output. The output should be a concatenation of the input vectors followed by two 1 bits:



```
//Code
module top_module (
input [4:0] a, b, c, d, e, f,
output [7:0] w, x, y, z );//
```

```
assign \{w,x,y,z\}=\{a,b,c,d,e,f,2'b11\}; endmodule 
//Output
```



16. Given an 8-bit input vector [7:0], reverse its bit ordering.

```
//Code
module top_module(
    input [7:0] in,
    output [7:0] out
);
assign out={in[0],in[1],in[2],in[3],in[4],in[5],in[6],in[7]};
endmodule
```

//Output



17. Build a circuit that sign-extends an 8-bit number to 32 bits. This requires a concatenation of 24 copies of the sign bit (i.e., replicate bit[7] 24 times) followed by the 8-bit number itself.

### Weak 6:

endmodule

18. Given five 1-bit signals (a, b, c, d, and e), compute all 25 pairwise one-bit comparisons in the 25-bit output vector. The output should be 1 if the two bits being compared are equal.

```
out[24] = ~a ^ a; // a == a, so out[24] is always 1.

out[23] = ~a ^ b;

out[22] = ~a ^ c;

...

out[1] = ~e ^ d;
```



As the diagram shows, this can be done more easily using the replication and concatenation operators.

- The top vector is a concatenation of 5 repeats of each input
- The bottom vector is 5 repeats of a concatenation of the 5 inputs

//Code

```
module top_module (
    input a, b, c, d, e,
    output [24:0] out );//
    assign out[24:20]=~{5{a}}^{a,b,c,d,e};
    assign out[19:15]=~{5{b}}^{a,b,c,d,e};
    assign out[14:10]=~{5{c}}^{a,b,c,d,e};
    assign out[9:5]=~{5{d}}^{a,b,c,d,e};
    assign out[4:0]=~{5{e}}^{a,b,c,d,e};
```

endmodule

19. In this exercise, create one *instance* of module **mod\_a**, then connect the module's three pins (in1, in2, and out) to your top-level module's three ports (wires a, b, and out). The module mod\_a is provided for you — you must instantiate it. You may connect signals to the module by port name or port position. For extra practice, try both methods.



20. You are given a module named mod\_a that has 2 outputs and 4 inputs, in that order. You must connect the 6 ports by position to your top-level module's ports out1, out2, a, b, c, and d, in that order. You are given the following module:

module mod\_a ( output, output, input, input, input, input );



```
//Code
module top_module (
       input a,
       input b,
       input c,
       input d,
       output out1,
       output out2);
        mod_a inst1 (out1, out2, a, b, c, d);
endmodule
//Output
```



### **Weak 7:**

21. You are given a module named mod\_a that has 2 outputs and 4 inputs, in some order. You must connect the 6 ports *by name* to your top-level module's ports:

| Port in mod_a | Port in top_module |
|---------------|--------------------|
| output out1   | out1               |
| output out2   | out2               |
| input in1     | a                  |
| input in2     | b                  |
| input in3     | c                  |
| input in4     | d                  |

You are given the following module:

module mod\_a (output out1, output out2, input in1, input in2, input in3, input in4);



//Output



22. You are given a module my\_dff with two inputs and one output (that implements a D flip-flop). Instantiate three of them, then chain them together to make a shift register of length the clk port needs to be connected to all instances. The module provided to you is:

module my\_dff ( input clk, input d, output q );



//Code

```
module\ top\_module\ (\ input\ clk,\ input\ d,\ output\ q\ );
```

```
wire a, b;
my_dff d1 ( clk, d, a );
my_dff d2 ( clk, a, b );
my_dff d3 ( clk, b, q );
```

//Output

endmodule



### Weak 8:

23. You are given a module my\_dff8 with two inputs and one output (that implements a set of 8 D flip-flops). Instantiate three of them, then chain them together to make a 8-bit wide shift register of length 3. In addition, create a 4-to-1 multiplexer (not provided) that chooses what to output depending on sel[1:0]: The value at the input d, after the first, after the second, or after the third D flip-flop. (Essentially, sel selects how many cycles to delay the input, from zero to three clock cycles.)



```
//Code
module top_module (
          input clk,
          input [7:0] d,
          input [1:0] sel,
          output [7:0] q
       );
        wire [7:0] o1, o2, o3;
          my_dff8 d1 ( clk, d, o1 );
          my_dff8 d2 ( clk, o1, o2 );
          my_dff8 d3 ( clk, o2, o3 );
          always @(*)
             case(sel)
               2'h0: q = d;
               2'h1: q = o1;
               2^{h}2: q = o2;
               2h3: q = o3;
             endcase
endmodule
```

//Output



24. You are given a module add16 that performs a 16-bit addition. Instantiate two of them to create a 32-bit adder. One add16 module computes the lower 16 bits of the addition result, while the second add16 module computes the upper 16 bits of the result, after receiving the carry-out from the first adder. Your 32-bit adder does not need to handle carry-in (assume 0) or carry-out (ignored), but the internal modules need to in order to function correctly. (In other words, the add16 module performs 16-bit a + b + cin, while your module performs 32-bit a + b).



//Code

```
module top_module(
    input [31:0] a,
    input [31:0] b,
    output [31:0] sum
);
    wire cin1,cout1,cout2;
    wire [15:0] sum1,sum2;
    assign cin1=1'b0;
```

add16 inst1 (a[15:0],b[15:0],cin1,sum1,cout1); add16 inst2 (a[31:16],b[31:16],cout1,sum2,cout2); assign sum={sum2,sum1};

endmodule

//Output



### Weak 9:

25. You are given a module add16 that performs a 16-bit addition. You must instantiate two of them to create a 32-bit adder. One add16 module computes the lower 16 bits of the addition result, while the second add16 module computes the upper 16 bits of the result. Your 32-bit adder does not need to handle carry-in (assume 0) or carry-out (ignored).



```
//Code
module top_module (
         input [31:0] a,
         input [31:0] b,
         output [31:0] sum
       );
         wire [15:0] sum1,sum2;
         wire out1,out2,in1;
         assign in1=1'b0;
         add16 inst1 (a[15:0],b[15:0],in1,sum1,out1);
         add16 inst2 (a[31:16],b[31:16],out1,sum2,out2);
         assign sum={sum2,sum1};
endmodule
module add1 (input a, input b, input cin, output sum, output cout);
         assign sum=a^b^cin;
         assign cout=(a|cin)&(b|cin)&(a|b);
endmodule
```

//Output



### **Weak 10:**

26. You are provided with the same module add16 as the previous exercise, which adds two 16-bit numbers with carry-in and produces a carry-out and 16-bit sum. You must instantiate *three* of these to build the carry-select adder, using your own 16-bit 2-to-1 multiplexer.



//Code

```
assign in1=1'b0;

assign in2=1'b1;

add16 inst1 (a[15:0],b[15:0],in1,sum1,o1);

add16 inst2 (a[31:16],b[31:16],in2,sum2,o2);

add16 inst3 (a[31:16],b[31:16],in3,sum3,o3);

always@(*)

case(o1)

1'b0:sum={sum2,sum1};

1'b1:sum={sum3,sum1};

endcase
```

endmodule

//Output



27. Build the adder-subtractor below. You are provided with a 16-bit adder module, which you need to instantiate twice:

module add16 (input[15:0] a, input[15:0] b, input cin, output[15:0] sum, output cout);



```
//Code
module top_module(
  input [31:0] a,
  input [31:0] b,
  input sub,
  output [31:0] sum
);
wire cout1,cout2;
  wire [31:0] bin;
  wire [15:0] sum1,sum2;
  assign bin={32{sub}}^b;
  add16 inst1(a[15:0],bin[15:0],sub,sum1,cout1);
  add16 inst2(a[31:16],bin[31:16],cout1,sum2,cout2);
  assign sum={sum2,sum1};
endmodule
//Output
```



### **Weak 11:**

28. Build an AND gate using both an assign statement and a combinational always block.

//Code

```
module top_module(
    input a,
    input b,
    output wire out_assign,
    output reg out_alwaysblock
);
assign out_assign = a & b;
always @(*)
    out_alwaysblock = a & b;
```

endmodule

//Output



### **Weak 12:**

29. Build an XOR gate three ways, using an assign statement, a combinational always block, and a clocked always block. Note that the clocked always block produces a different circuit from the other two: There is a flip-flop so the output is delayed.



```
//Code
module top_module(
         input clk,
         input a,
         input b,
         output wire out_assign,
         output reg out_always_comb,
         output reg out_always_ff );
       assign out_assign=a^b;
         always@(*)
           out_always_comb=a^b;
         always@(posedge clk)
           out_always_ff<=a^b;
endmodule
//Output
```



30. Build a 2-to-1 mux that chooses between a and b. Choose b if *both* sel\_b1 and sel\_b2 are true. Otherwise, choose a. Do the same twice, once using assign statements and once using a procedural if statement.

| sel_b1 | sel_b2 | out_assign<br>out_always |
|--------|--------|--------------------------|
| 0      | 0      | a                        |
| 0      | 1      | a                        |
| 0      | 0      | a                        |
| 1      | 1      | b                        |

```
//Code
module top_module(
  input a,
  input b,
  input sel_b1,
  input sel_b2,
  output wire out_assign,
```

```
output reg out_always );
assign out_assign = (sel_b1&sel_b2) ? b : a;
always@(*)
    if (sel_b1&sel_b2)
        out_always=b;
    else
        out_always=a;
endmodule
//Output
```



### **Final Stats:**

