**Vedic Multiplier** is a key tool in rapidly growing technology especially in the immense domain of image processing, Digital Signal Processing, real-time signal. Multipliers are important block in digital systems and play a critical role in digital designs.

## **Advantages**

- 1. consumes 66% less area.
- 2. 76.1% less power.
- 3.60% less delay

The Vedic multiplier is a technique used in ancient Indian mathematics, specifically within Vedic mathematics, for multiplying two numbers. It involves breaking down the numbers, applying mental calculation using specific sutras, and combining the results to obtain the final product.

#### How it is different from normal multiplier?

VEDIC multiplier is a good alternative to the other fast multiplicative algorithms. VEDIC multipliers reduces hardware as well as the delay compared to other algorithms.

#### 1. Methodology:-

The Vedic multiplier employs specific sutras from Vedic mathematics to simplify and speed up the multiplication process. It focus on mental calculations and breaking down the numbers into smaller components, whereas the normal multiplier follows a step by step algorithm approach.

#### 2. Speed and Efficiency:-

The Vedic multiplier is known for its speed and efficiency in mental calculations. It allows for quicker computations compared to the conventional long multiplication method, particularly for certain types of numbers.

#### 3. Flexibility:-

The Vedic multiplier offers more flexibility in terms of the numbers it can handle. It can be applied to various types of numbers, including large numbers, decimals, and fractions, making it a versatile technique.

#### 4. Educational Focus:-

The Vedic multiplier is often taught as part of vedic mathematics courses or mental calculation techniques. It aims to enhance mathematical skills, mental ability, and overall number sense, while the normal multiplier is typically taught as a standard multiplication algorithm in traditional mathematics education.

# **4 Bit Vedic Multiplier**

| As A'2 A'1 AO                                  |
|------------------------------------------------|
| B3 B2 B1 B0                                    |
| AzBo AzBo AzBo AoBo                            |
| - A3B1 A2B1 A1B1 ADB1 X                        |
| A3 B2 A2 G2 A1 B2 A0 B2 X                      |
| A3B3 A2B3 A1B3 ADB3 X                          |
| P2 P6 P5 P4 P3 P2 P1 P0                        |
| Po = Ao Bo                                     |
| Pi = AiBo + AoBi                               |
| Pb = A2 Bo + A1B1 + A0B2                       |
| P3 = A3B0 + A2B1 + A1B2 + A0B3                 |
| $P_{4} = A_{3}B_{1} + A_{2}B_{2} + A_{1}B_{3}$ |
| Ps = A3B2+A2B3                                 |
| P6 = A3 B3, P7 = carry from P6                 |





#### Code for 4 Bit

```
12
          module fourbitmultiplier(p.a.b);
13 🗇
1.4
          input [3:0]a;
1.5
          input [3:0]b;
16
          output [7:0]p;
17
          wire [7:0]p;
1.8
          wire c1,c2,c3,c4,c5,k1,k2,k3,k4,k5,k6,s1,s2,s3,s4,s5,s6;
19
          wire w1, w2, w3, w4, w5, w6, w7, w8, w9, w10, w11, w12, w13, w14, w15, w16;
20 🗀
      \circ
          and X1(p[0],a[0],b[0]);
21
22
      \circ
          and X2(w2,a[1],b[0]);
          and X3(w3,a[0],b[1]);
23
24
          halfadder HAl(p[1],cl,w2,w3);
25
      \circ
26
          and A4(w4,a[2],b[0]);
27
      \bigcirc
          and A5(w5,a[1],b[1]);
28
         and A6(w6, a[0], b[2]);
29
          fulladder FAl(sl,kl,w4,w5,w6);
30
          halfadder HA2(p[2],c2,s1,c1);
31
32
      \circ
          and A7(w7,a[3],b[0]);
33
          and A8(w8,a[2],b[1]);
34
          and A9(w9,a[1],b[2]);
35
          fulladder FA2(s2,k2,w7,w8,w9);
36
      and Al0(wl0,a[0],b[3]);
37
          halfadder HA3(s3,k3,s2,w10);
38
          fulladder FA3(p[3],c3,s3,k1,c2);
39
      \circ
          and All(wll,a[3],b[1]);
40
41
          and A12(w12,a[2],b[2]);
42
          and A13(w13,a[1],b[3]);
43
          fulladder FA4(s4,k4,w11,w12,w13);
44
          halfadder HA4(s5,k5,s4,k2);
45
          fulladder FA5(p[4],c4,s5,k3,c3);
46
47
      \circ
          and A14(w14,a[3],b[2]);
          and A15(w15,a[2],b[3]);
48
49
          fulladder FA6(s6,k6,w14,w15,k4);
50
          fulladder FA7(p[5],c5,s6,k5,c4);
51
      and Al6(wl6,a[3],b[3]);
52
53
          fulladder FA8(p[6],p[7],w16,k6,c5);
54 🗀
          endmodule
55 :
```

```
51
52 !
          and A16(w16,a[3],b[3]);
53 :
          fulladder FA8(p[6],p[7],w16,k6,c5);
54 (-)
          endmodule
5.5
56
57 
          module halfadder(sum, carry, x, y);
58
          input x, y;
59 :
          'output sum, carry;
60 :
          wire sum, carry;
61
          xor X1(sum, x, y);
62 !
          and Y1 (carry, x, y);
63 🖨
          endmodule
64 :
65 E
          module fulladder(suml,carryl,xl,yl,cin);
66 '
          input x1, y1, cin;
67
          output suml, carryl;
68 i
          wire k1, k2, k3;
69 :
          xor X1(k1,x1,y1);
70
          xor X2(suml,cin,kl);
71 :
          and X3(k2,cin,k1);
72
          and X4(k3,x1,y1);
73 1
          or X5(carryl, k3, k2);
74 (A)
          endmodule
```



## Test Bench

```
module fourbitmultiplier_tb();
wire [0:7]p;
reg [0:3]a,b;
fourbitmultiplier Multiiplier4_bit(p,a,b);
initial
begin
    a=4'b1110; b=4'b0111;
    #5 a=4'b1000; b=4'b1000;
#5 a=4'b1111; b=4'b1111;
    #5 a=4'b1110; b=4'b1110;
    #5 a=4'b0111; b=4'b1101;
    #5 a=4'b1011; b=4'b1101;
    #5 a=4'b1011; b=4'b1101;
    initial $monitor($time,"a= %b,b= %b,p= %d", a, b, p);
    initial #100 $stop;
endmodule
```

### **Result**

Results are in Decimal number.

## **Wavefor**





A=4'b1101 i.e 13 and B=4'b1011 i.e. 11 Output = 13 \* 11 = 143(8'b10001111)



A=4'b1000 i.e. 8 and B=4'b1000 i.e. 8 Output = 8\*8 = 64(8'b01000000)



A=4'b1101 i.e. 13 and B=4'b0111 i.e. 7 Output = 13\*7 = 91 (8'b01011011)



A=4'b1110 i.e. 14 and B=4'b0111 i.e. 7 Output = 14 \* 7 = 98(8'b01100010)

## **8 Bit Vedic Multiplier**

|                                                                 |                                                 | <b>y</b> <sub>7</sub>           | <b>y</b> 6 3      | У5 У <sub>4</sub>               | $y_3$                 | <b>y</b> <sub>2</sub> | У1             | yο              |
|-----------------------------------------------------------------|-------------------------------------------------|---------------------------------|-------------------|---------------------------------|-----------------------|-----------------------|----------------|-----------------|
|                                                                 |                                                 | X7                              | X <sub>6</sub> 3  | X <sub>5</sub> X <sub>4</sub>   | $\mathbf{x}_3$        | $\mathbf{X}_2$        | $\mathbf{X}_1$ | X <sub>O</sub>  |
|                                                                 |                                                 | P70                             | p60 p             | 050 P40                         | $p_{30}$              | $p_{20}$              | P10            | P <sub>00</sub> |
|                                                                 |                                                 | $p_{71}$ $p_{61}$               | p <sub>51</sub> p | 0 <sub>41</sub> p <sub>31</sub> | $p_{21}$              | p <sub>11</sub>       | $p_{01}$       |                 |
|                                                                 | P <sub>72</sub>                                 | $p_{62}$ $p_{52}$               | p <sub>42</sub> p | 0 <sub>32</sub> p <sub>22</sub> | $p_{12}$              | $p_{02}$              |                |                 |
|                                                                 | p <sub>73</sub> p <sub>63</sub>                 | $p_{53}$ $p_{43}$               | p <sub>33</sub> p | D <sub>23</sub> P <sub>13</sub> | $p_{03}$              |                       |                |                 |
|                                                                 | $p_{74}\ p_{64}\ p_{54}$                        | $p_{44}$ $p_{34}$               | p <sub>24</sub> p | 0 <sub>14</sub> P <sub>04</sub> |                       |                       |                |                 |
| p <sub>75</sub>                                                 | $p_{65}\ p_{55}\ p_{45}$                        | p <sub>35</sub> p <sub>25</sub> | p <sub>15</sub> p | 005                             |                       |                       |                |                 |
| P76 P66                                                         | p <sub>56</sub> p <sub>46</sub> p <sub>36</sub> | $p_{26}$ $p_{16}$               | p <sub>06</sub>   |                                 |                       |                       |                |                 |
| p <sub>77</sub> p <sub>67</sub> p <sub>57</sub>                 | $p_{47} \ p_{37} \ p_{27}$                      | $p_{17}$ $p_{07}$               |                   |                                 |                       |                       |                |                 |
| S <sub>15</sub> S <sub>14</sub> S <sub>13</sub> S <sub>12</sub> | S <sub>11</sub> S <sub>10</sub> S <sub>9</sub>  | S <sub>B</sub> S <sub>7</sub>   | S <sub>6</sub> :  | S <sub>5</sub> S <sub>4</sub>   | <b>S</b> <sub>3</sub> | S <sub>2</sub>        | S <sub>1</sub> | So              |

# 2-bit Vedic Multiplier a1 a0 a0 b1 b0 al bl alb0 a0b1a0b0Half adder Half adder

# 4-bit Vedic Multiplier



# 8-bit Vedic Multiplier



#### Code for 8-bit

```
13 module vedic8bit(output [15:0] out,input [7:0] in1,in2);
14
       wire[7:0] w1, w2, w3, w4, s1, s2;
15
       wire c1,c2,c3;
16
      wire [7:0] W1,W2;
17
18
      VM4bit VM4BIT_1(w1,in1[3:0],in2[3:0]);
19
      VM4bit VM4BIT 2(w2,in1[3:0],in2[7:4]);
20 🖒
      VM4bit VM4BIT 3(w3,in1[7:4],in2[3:0]);
      VM4bit VM4BIT_4(w4,in1[7:4],in2[7:4]);
21
22
23
       buf(s1[0],w1[4]);
24
       buf(s1[1],w1[5]);
25
       buf(s1[2],w1[6]);
26
       buf(s1[3],w1[7]);
27
       buf(s1[4],0);
28
       buf(s1[5],0);
29
       buf(s1[6],0);
30
       buf(s1[7],0);
31
32
33
        ADDER8bit A8 1( c1,W1, w2,w3);
34
        ADDER8bit A8 2( c2, W2, W1, s1);
35
36
        or o 1(c3,c1,c2);
37
38
       buf(s2[0],W2[4]);
39
       buf(s2[1],W2[5]);
40
       buf(s2[2],W2[6]);
41
       buf(s2[3],W2[7]);
42
       buf(s2[4],c3);
43
       buf(s2[5],0);
44
       buf(s2[6],0);
45
       buf(s2[7],0);
46
47
48
49
        assign out[0] = w1[0];
50
51 !
        assign out[1] = w1[1];
52
        assign out[2] = w1[2];
53
        assign out[3] = w1[3];
54
       assign out [4] = W2[0];
55
        assign out[5] = W2[1];
56
        assign out [6] = W2[2];
```

```
53
        assign out[3] = w1[3];
54 :
        assign out [4] = W2[0];
55
        assign out [5] = W2[1];
56 !
        assign out[6] = W2[2];
57
        assign out[7] = W2[3];
58
59
60
        ADDER8bit A8_3(extra,out [15:8], w4,s2);
61
62
      endmodule
63 🗀
64
65
66 🖯
     module VM4bit(output [7:0] out, input [3:0] in1, in2);
67
       wire[3:0] w1, w2, w3, w4, s1, s2;
68 :
       wire c1, c2, c3;
69
       wire [3:0] W1, W2;
70
71
      VM2bit VM2BIT 1(w1,in1[1:0],in2[1:0]);
72
      VM2bit VM2BIT 2(w2,in1[1:0],in2[3:2]);
      VM2bit VM2BIT_3(w3,in1[3:2],in2[1:0]);
73
74
      VM2bit VM2BIT 4(w4,in1[3:2],in2[3:2]);
75 :
76
       buf(s1[0],w1[2]);
77 :
       buf(s1[1],w1[3]);
78
       buf(s1[2],0);
79
       buf(s1[3],0);
80
81
        ADDER4bit A4_1( c1,W1, w2,w3);
82
83
        ADDER4bit A4 2( c2, W2, W1, s1);
84
85
        or o 1(c3,c1,c2);
86
87
       buf(s2[0], W2[2]);
88
       buf(s2[1],W2[3]);
89 :
       buf(s2[2],c3);
90
       buf(s2[3],0);
91
92
93
94
95
        assign out[0] = wl[0];
96
        assign out[1] = w1[1];
```

```
94
 95
         assign out[0] = wl[0];
 96
         assign out[1] = wl[1];
 97 :
         assign out [2] = W2[0];
 98
         assign out[3] = W2[1];
 99
100
         ADDER4bit A4 3(extra,out [7:4], w4,s2);
101
102
103 🗀
       endmodule
104
      module VM2bit(output [3:0] out, input [1:0] A,B);
105 🗇
106
107
      wire [3:0] s;
108
109
      and al(s[0],A[0],B[0]);
110
      and a2(s[1],A[0],B[1]);
111 :
      and a3(s[2],A[1],B[0]);
112
      and a4(s[3],A[1],B[1]);
113 !
114
      assign out[0] = s[0];
115
      halfadder H_1(out[1],C,s[1],s[2]);
116
      halfadder H 2(out[2],out[3],s[3],C);
117
118 @ endmodule
119
120 🖯
      module ADDER8bit(C,out,A,B);
      output [7:0] out;
121
122
      output C;
123
124
125
126
      input [7:0] A,B;
        halfadder H_1(out[0],c1,A[0],B[0]);
127
128
        fulladder F_1(out[1],c2,A[1],B[1],c1);
129
        fulladder F_2(out[2],c3,A[2],B[2],c2);
130
        fulladder F 3(out[3],c4,A[3],B[3],c3);
131
        fulladder F_4(out[4],c5,A[4],B[4],c4);
132
        fulladder F_5(out[5],c6,A[5],B[5],c5);
133
        fulladder F_6(out[6],c7,A[6],B[6],c6);
134
        fulladder F_7(out[7],C,A[7],B[7],c7);
135
                  ""verilog fulladder: module ""
136
      endmodule
137 :
```

```
136 ← endmodule
137
138
      module ADDER4bit(C,out,A,B);
139 □
      output [3:0] out;
140
141
      output C;
142
143
144
      input [3:0] A,B;
145
        halfadder H 1(out[0],c1,A[0],B[0]);
146 :
        fulladder F_1(out[1],c2,A[1],B[1],c1);
147
        fulladder F 2(out[2],c3,A[2],B[2],c2);
        fulladder F_3(out[3],C,A[3],B[3],c3);
148
149 ← endmodule
150
151
152 🗇
      module halfadder(sum, carry ,A,B);
      output sum, carry;
153
154
      input A,B;
155
156
       assign sum = A^B;
157
       assign carry = A&B;
158 ← endmodule
159
160 ─ module fulladder(sum, carry ,A,B, cin );
161
      output sum, carry;
162
      input A, B, cin;
163
164
        assign sum = A^B^cin;
165 !
166
        assign carry = A&B|B&cin|A&cin;
167
168 ← endmodule
169
```

## **Schematic Diagram**



## Test Bench

```
13 |
14 | module vedic8bit_tb();
15 |
16 | wire [0:15]out;
17 | reg [0:7]inl,in2;
18 | vedic8bit Multiiplier4_bit(out,inl,in2);
19 | initial
20 | begin
21 | inl=8'b0001110; in2=8'b00001110;
22 | $5 inl=8'b10001000; in2=8'b11000000;
23 | $5 inl=8'b10001110; in2=8'b110000011;
24 | end
25 | initial $monitor($time,"in1= &d,in2= &d,out= &d", inl, in2, out);
26 | initial $100 $stop;
27 | endmodule
```

## **Result**

# run 1000ns