# ISA PROGRAM REPORT

Bhone Pyae Kyaw

6530327

Section - 541

# **Table of Contents**

| IS | A Architecture Design and Implementation Report | . 2 |
|----|-------------------------------------------------|-----|
|    | 1. ISA Overview                                 | 2   |
|    | 1.1 Instruction Format                          | 2   |
|    | 1.2 Registers                                   | 2   |
|    | 2. Supported Instructions                       | 2   |
|    | 3. Cycle Timing Justification                   | 2   |
|    | 4. Instruction Encoding and Decoding            | 3   |
|    | 5. Execution Logic                              | 3   |
|    | 6. Performance Metrics                          | 3   |
|    | 7. Conclusion                                   | 3   |
|    | 8. SIMULATION PROGRAM CODE                      | 4   |

# **ISA Architecture Design and Implementation Report**

## 1. ISA Overview

## 1.1 Instruction Format

Each instruction follows a fixed-length 32-bit structure, broken down into the following fields:

| Field      | Size (bits) |  |  |
|------------|-------------|--|--|
| Opcode     | 5 bits      |  |  |
| Target Reg | 3 bits      |  |  |
| Source Reg | 3 bits      |  |  |
| Immediate  | 21 bits     |  |  |
| Total      | 32 bits     |  |  |

## 1.2 Registers

There are 8 General Purpose Registers (GPRs), identified as r0 through r7. They are represented by 3-bit binary codes as shown below:

| Register Name | Code |
|---------------|------|
| r0            | 000  |
| r1            | 001  |
| r2            | 010  |
| r3            | 011  |
| r4            | 100  |
| r5            | 101  |
| r6            | 110  |
| r7            | 111  |

## 2. Supported Instructions

The ISA supports five arithmetic and data manipulation instructions:

| Instruction | Opcode | Description                    | Cycles |
|-------------|--------|--------------------------------|--------|
| mov         | 00000  | Move immediate or register     | 1      |
| add         | 00001  | Add immediate or register      | 1      |
| sub         | 00010  | Subtract immediate or register | 1      |
| mul         | 00011  | Multiply immediate or register | 4      |
| div         | 00100  | Divide immediate or register   | 6      |

## 3. Cycle Timing Justification

mov, add, sub: These are simple instructions that typically require only 1 cycle to execute.

mul: Requires 4 cycles due to increased computational complexity.

div: Requires 6 cycles, reflecting the more complex division compared to other instructions.

## 4. Instruction Encoding and Decoding

The **encode\_instruction()** function converts human-readable instructions into their binary representation based on the instruction format. Immediate values are sign-extended to 21 bits, and registers are encoded as 3-bit fields.

Example:

Instruction: mov r1 25

Binary: 00000 001 000 00000000000011001

## 5. Execution Logic

The **execute\_instructions()** function simulates a CPU fetching, decoding, and executing instructions. It supports:

- Handling immediate and register values.
- Performing arithmetic operations.
- Division-by-zero checking.
- Cycle count accumulation

## **6. Performance Metrics**

- Total Cycle Count
- Total Instruction Count (excluding end)
- CPI (Cycles Per Instruction): Total Cycle Count / Total Instruction Count up to 2 decimal place.

#### 7. Conclusion

The designed ISA and simulator demonstrates:

- Instruction encoding and decoding.
- Basic arithmetic and data manipulation.
- Cycle counting and performance measurement (CPI).

#### 8. SIMULATION PROGRAM CODE

```
# ISA Architecture
     # 32 bits instruction
     # 8 general purpose registers r0 - r7
     # op-codes - mov, add, sub, mul, div
     # Encoded instruction structure
     # Opcode(5 bits) target_reg(3 bits) source_reg(3 bits) immi(21 bits) = 32 bits
10 \vee opcodes = {
11
         'mov' : '00000',
12
         'add' : '00001',
13
         'sub' : '00010',
14
         'mul' : '00011',
        'div' : '00100'
18 ∨ cycle_values = {
         '00000' : 1, #mov
         '00001' : 1, #add
21
         '00010' : 1, #sub
         '00011' : 4, #mul
         '00100' : 6 #div
23
25
26 \vee gprs = {
         'r0': '000',
         'r1': '001',
29
         'r2': '010',
         'r3': '011',
         'r4': '100',
         'r5': '101',
         'r6': '110',
         'r7': '111'
```

```
gprs_values = {
    '000' : 0,
    '001' : 0,
    '010' : 0,
    '011' : 0,
    '100' : 0,
    '101' : 0,
    '110' : 0,
    '111' : 0
def encode_instruction(instruction):
    #Opcode(5 bits) target_reg(3 bits) source_reg(3 bits) immi(21 bits) = 32 bits
    instruction_components = instruction.split()
    opcode = opcodes[instruction_components[0]]
    target_reg = gprs[instruction_components[1]]
    #check whether source register is a register or a number
    #for number case
    if instruction_components[2].lstrip('-').isnumeric():
        source_reg = '000'
        immi = int(instruction_components[2])
        #for handling negative value
        if immi < 0:
            immi = format((1 << 21) + immi, '021b')</pre>
        else:
            immi = format(immi & 0x1FFFFF, '021b')
```

```
70    else:
71         source_reg = gprs[instruction_components[2]]
72         immi = '0' * 21
73
74     # concatenate to get the binary instruction
75         binary_instruction = f"{opcode} {target_reg} {source_reg} {immi}"
76         return binary_instruction
```

```
def execute_instructions(instructions):
          global total_cycle_counts
          print("-----
          print(" PC | User's instruction | Binary Encoed Instruction
                                                                                           Cycles")
          print("-----
 85
          for index, i in enumerate(instructions):
              if i == 'end 0 0':
                  return
              else:
                  binary_instruction = encode_instruction(i)
                  binary_instruction_split = binary_instruction.split()
                  opcode = binary_instruction_split[0]
                  target_reg = binary_instruction_split[1]
                  source_reg = binary_instruction_split[2]
                  immi = binary_instruction_split[3]
                  if immi[0] == '1':
                      immi = int(immi, 2) - (1 << 21)
                  else:
                      immi = int(immi, 2)
                  cycle = cycle_values[opcode]
103
                  total_cycle_counts += cycle
104
                  pc = index
105
                  print(f" {pc:>4} | {i:<20} | {binary_instruction:<36} | {cycle:>6}")
                  if opcode == '00000': #mov
                      if source_reg == '000':
                          gprs_values[target_reg] = immi
110
111
                      else:
```

```
II Source_reg == "" :
TAA
                           gprs_values[target_reg] = immi
110
                       else:
111
112
                           gprs_values[target_reg] = gprs_values[source_reg]
                   if opcode == '00001': #add
114
                      if source_reg == '000':
115
                           gprs_values[target_reg] += immi
116
117
                       else:
                           gprs_values[target_reg] += gprs_values[source_reg]
118
119
                   if opcode == '00010': #sub
120
                      if source_reg == '000':
121
122
                           gprs_values[target_reg] -= immi
123
                       else:
                           gprs_values[target_reg] -= gprs_values[source_reg]
124
125
                   if opcode == '00011': #mul
126
                      if source reg == '000':
127
128
                           gprs_values[target_reg] *= immi
129
                       else:
                           gprs_values[target_reg] *= gprs_values[source_reg]
130
131
                   if opcode == '00100': #div
132
                      if source reg =='000':
133
                           if immi == 0:
134
135
                               print(f"Divided by zero, skip the instruction {pc}")
136
                               continue
                           gprs_values[target_reg] //= immi
137
138
                       else:
                           if gprs values[source reg] == 0:
139
                               print(f"Divided by zero, skip the instruction {pc}")
141
                               continue
                           ones values [target reg] //= ones values [source reg]
```

```
continue
                          gprs_values[target_reg] //= gprs_values[source_reg]
      instructions = [
144
          "mov r1 15",
          "add r1 10",
         "mov r2 5",
         "mul r2 r1",
         "sub r3 r2",
         "div r2 5",
          "mov r4 r3",
          "end 0 0"
      total_cycle_counts = 0
      total_instructions = len(instructions) - 1
     execute_instructions(instructions)
     print("-----
     print("Execution Completed!")
     print()
      print(f"Total Cycle counts after executing all the instructions = {total_cycle_counts}")
     print(f"Total Instruction counts = {total_instructions}")
     print(f"CPI = {round(total_cycle_counts / total_instructions, 2) }")
      print()
     print("After executing instructions, each register contains - ")
     for reg, val in gprs_values.items():
         bit_form = format(val & 0xFFFFFFFF, '032b')
         print(f" {reg:>4} (r{int(reg, 2)}) | {val:<16} | {bit_form}")</pre>
```