# **ALU-VERIFICATION**

BHUVANESH

27bhuvanesh5@gmail.com

**PROJECT OVERVIEW** 

The project focuses on the verification of a parameterized Arithmetic Logic Unit (ALU) which supports a wide range of arithmetic and logical operations. ALU are an integral part of any SOC that performs Arithmetic and logical operations. The ALU supports variety of functions including arithmetic operations such as addition, subtraction, increment, decrement, and multiplication, as well as logical operations such as AND, OR, XOR, NOT, NAND, NOR, and XNOR. In addition, it supports shift and rotate operations. The design also has comparator functions and error checking for invalid command conditions.

## **VERIFICATION OBJECTIVE**

The objective of the project is to:

- Verify functional correctness of all ALU operations including arithmetic, logical, comparison, and shift/rotate as determined by CMD and MODE.
- Ensure input protocol compliance by checking that INP\_VALID reflects operand availability (2'b01, 2'b10, or 2'b11) and operations proceed only when valid.
- Verify that when only one operand is valid (INP\_VALID = 2'b01 or 2'b10), the ALU waits up to 16 clock cycles for the second operand, and asserts ERR if it doesn't arrive.
- Confirm timing behaviour, ensuring results are available after 1 or 2 clock cycles, depending on the operation.
- Apply constrained-random testing and functional coverage to explore all valid/invalid input combinations, including edge cases like overflow, underflow, and invalid rotate commands.

# **DUT INTERFACES**

Block diagram of parameterized ALU is shown in Figure 1.



Figure 1. ALU under test

Below is the table which describes about the pins in the ALU which is design under test.

|         | PIN NAME              | PIN DESCRIPTION                                                                                      |  |  |
|---------|-----------------------|------------------------------------------------------------------------------------------------------|--|--|
|         | CLK (Clock)           | Synchronous clock                                                                                    |  |  |
|         | RST (Reset)           | Asynchronous reset                                                                                   |  |  |
|         | CE (Clock Enable)     | Enables the ALU to perform operations on the clock edge                                              |  |  |
|         | CDM                   | A 4-bit command input that specifies the operation to be performed                                   |  |  |
| NPUTS   | MODE                  | Determines the type of operation i.e. if MODE = 1 then Arithmetic operation else Logical operation   |  |  |
| N N     | CIN (Carry In)        | Used for addition/subtraction with carry/borrow                                                      |  |  |
|         | OPA / OPB [Width-1:0] | Parameterized inputs for operand A and operand B                                                     |  |  |
|         | INP_VALID             | It is a 2-bit input which indicates validity of input operands i.e.                                  |  |  |
|         |                       | 00: No operand is valid                                                                              |  |  |
|         |                       | 01: Operand R is valid                                                                               |  |  |
|         |                       | 10: Operand B is valid 11: Both operands are valid                                                   |  |  |
|         | ERR                   | Error signal for invalid operations                                                                  |  |  |
| S       | RES [Width-1:0]       | Result from the logical or arithmetic operation                                                      |  |  |
| OUTPUTS | G, L, E               | Comparator outputs indicating relationship between operand i.e. greater-than, less-than and equal-to |  |  |
| Ō       | COUT                  | Carry out for arithmetic operation                                                                   |  |  |
|         | OFLOW                 | Overflow flag for arithmetic operation                                                               |  |  |

Below is the table for the ALU showing specific arithmetic operation cases for given inputs, where the resulting outputs must be carefully considered as follows:

| Command | Command     | Description             | ALU Behaviour               | Flags Affected       |
|---------|-------------|-------------------------|-----------------------------|----------------------|
| number  | Operation   |                         | / Operation                 |                      |
| 0       | ADD         | Unsigned Addition       | RES = OPA + OPB             | COUT, OFLOW          |
| 1       | SUB         | Unsigned Subtraction    | RES = OPA - OPB             | COUT, OFLOW          |
| 2       | ADD_CIN     | Addition with Carry-In  | RES = OPA + OPB + CIN       | COUT, OFLOW          |
| 3       | SUB_CIN     | Subtraction with        | RES = OPA - OPB - CIN       | COUT, OFLOW          |
|         |             | Borrow (Carry-In)       |                             |                      |
| 4       | INC_A       | Increment A             | RES = OPA + 1               | OFLOW                |
| 5       | DEC_A       | Decrement A             | RES = OPA - 1               | OFLOW                |
| 6       | INC_B       | Increment B             | RES = OPB + 1               | OFLOW                |
| 7       | DEC_B       | Decrement B             | RES = OPB - 1               | OFLOW                |
| 8       | CMP         | Compare A and B         | Sets G, L, E based on       | G, L, E              |
|         |             |                         | comparison                  |                      |
| 9       | INC_A_B_MUL | Increment A and B,      | RES = (OPA + 1) * (OPB + 1) | -                    |
|         |             | then multiply           |                             |                      |
| 10      | SHL_A_MUL_B | Left shift A by 1, then | RES = (OPA << 1) * OPB      | -                    |
|         |             | multiply with B         |                             |                      |
| 11      | ADD_SIGNED  | Signed Add, sets all    | RES = OPA + OPB with        | COUT, OFLOW, G, L, E |
|         |             | relevant flags          | signed consideration        |                      |
| 12      | SUB_SIGNED  | Signed Subtract, sets   | RES = OPA - OPB with        | COUT, OFLOW, G, L, E |
|         |             | all relevant flags      | signed consideration        |                      |

The designed ALU supports various logical operations when the signal MODE is deasserted which includes AND, OR, NAND, NOR, XOR, XNOR, NOT\_A, NOT\_B, SHR1\_A, SHL1\_A, SHR1\_B, SHL1\_B, ROL\_A\_B (Rotate Left A by bits specified in B), ROR\_A\_B (Rotate Right A by bits specified in B)

Below is the table for the ALU showing specific logical operation cases for given inputs, where the resulting outputs must be carefully considered as follows:

| Command | Command   | Description                     | ALU Behaviour                | Flags    |
|---------|-----------|---------------------------------|------------------------------|----------|
| number  | Operation |                                 | / Operation                  | Affected |
| 0       | AND       | Bitwise AND between A and B     | RES = OPA & OPB              | -        |
| 1       | NAND      | Bitwise NAND between A and B    | RES = ~ (OPA & OPB)          | -        |
| 2       | OR        | Bitwise OR between A and B      | RES = OPA   OPB              | -        |
| 3       | NOR       | Bitwise NOR between A and B     | RES = ~ (OPA   OPB)          | -        |
| 4       | XOR       | Bitwise XOR between A and B     | RES = OPA ^ OPB              | -        |
| 5       | XNOR      | Bitwise XNOR between A and B    | RES = ~ (OPA ^ OPB)          | -        |
| 6       | NOT_A     | Bitwise NOT of A                | RES = ~OPA                   | -        |
| 7       | NOT_B     | Bitwise NOT of B                | RES = ~OPB                   | -        |
| 8       | SHR1_A    | Shift Right A by 1              | RES = OPA >> 1               | -        |
| 9       | SHL1_A    | Shift Left A by 1               | RES = OPA << 1               | -        |
| 10      | SHR1_B    | Shift Right B by 1              | RES = OPB >> 1               | -        |
| 11      | SHL1_B    | Shift Left B by 1               | RES = OPB << 1               | -        |
| 12      | ROL_A_B   | Rotate Left A by bits specified | Rotate A left by the lowest  | ERR      |
|         |           | in B                            | bits of B needed to cover    |          |
|         |           |                                 | the operand width; set ERR   |          |
|         |           |                                 | if any higher bits of B, are |          |
|         |           |                                 | nonzero.                     |          |

| 13 | ROR_A_B | Rotate Right A by bits | Rotate A right by the lowest | ERR |
|----|---------|------------------------|------------------------------|-----|
|    |         | specified in B         | bits of B needed to cover    |     |
|    |         |                        | the operand width; set ERR   |     |
|    |         |                        | if any higher bits of B, are |     |
|    |         |                        | nonzero.                     |     |

# **TESTBENCH ARCHITECTURE**

# **GENERAL TESTBENCH ARCHITECTURE**



Figure 1. General Testbench Architecture

# **ALU TESTBENCH ARCHITECTURE**





Figure 2. ALU Testbench Architecture

The ALU testbench architecture consist as follows:

#### Top:

- The top module is the entry point of the simulation.
- It generates clock and reset signal, instantiates the interface, ALU design (DUT), and the test class.
- The test is started from here using an initial block, making this the launch point of the simulation.

#### Interface:

- The interface connects between the testbench and the ALU design (DUT).
- It groups all the input and output signals of the ALU into a single unit so that they can be easily accessed and controlled by the driver and monitor.
- It includes inputs like OPA, OPB, CIN, CMD, MODE, INP\_VALID, CE, and outputs like RES, COUT, OFLOW, ERR, G, L, E.
- Clock and reset signals are also included in the interface for synchronization.
- The interface is instantiated in the top module and is passed into the testbench components using a virtual interface handle.
- This virtual interface is used by the driver to drive signals to the DUT and by the monitor to observe outputs from the DUT.
- The interface also provides tasks and functions (optional) to encapsulate common behaviour, such as applying inputs or capturing outputs.

#### **Transaction:**

- All the inputs and outputs used by the ALU (like OPA, OPB, CIN, CE, CMD, MODE, and INP VALID) are included in the transaction class.
- Clock and reset signals are excluded since they are generated in the Top module.
- The transaction class can also contain constraints on the input values to generate meaningful scenarios (e.g., valid operand ranges, operation types).



Figure 3. ALU\_Transaction block

#### **Generator:**

- This component creates random input combinations for the ALU, respecting the constraints defined in the transaction class.
- It generates transactions and sends them to the driver using a mailbox.
- The generator helps cover different kinds of operations and edge cases.





Figure 2. ALU\_Generator Block

Figure 3. Flowchart of ALU\_Generator

#### **Driver:**

- The driver receives transactions from the generator and applies them to the ALU inputs using a virtual interface.
- It translates the high-level transaction data into signal activity on the ALU pins.
- It also forwards the same transactions to the reference model, which is used for checking expected behaviour.





Figure 3. ALU Driver Block

Figure 4. Flowchart of ALU Driver

#### **Monitor:**

- The monitor observes the outputs of the ALU (like RES, COUT, OFLOW, ERR, G, L, and E) using a virtual interface.
- It converts these low-level signals into a high-level transaction and sends them to the scoreboard through a mailbox.



Figure 4. ALU Monitor Block

#### **Reference Model:**

- This is the ideal or "golden" model of the ALU, implemented at a high level.
- It performs the same operation as the real ALU using the input transaction and produces the expected output.
- The input to the reference model comes from the driver, and its output is passed to the scoreboard for comparison.



Figure 5. ALU\_Reference\_Model Block

#### **Scoreboard:**

- The scoreboard compares the expected output from the reference model with the actual output from the monitor.
- If the values match, the test passes; otherwise, it logs a mismatch and raises an error.

• The scoreboard is central to identifying bugs or mismatches in ALU functionality.



Figure 6. ALU\_ScoreBoard

#### **Environment:**

- The environment contains all the above components: generator, driver, monitor, reference model, and scoreboard.
- It handles their construction, configuration, and connection using mailboxes and virtual interfaces.
- The environment acts as a container for building the full testbench.

#### Test:

- This is where different test cases are defined (e.g., testing addition, subtraction, overflow, rotate, etc.).
- The test instantiates the environment and runs specific scenarios.
- It is written inside a class and helps run both directed and randomized tests.

## **CONCLUSION**

The testbench for the ALU design helped identify whether the design functioned correctly. The testbench was organized into separate parts—generator, driver, monitor, reference model, and scoreboard—making it easier to test and debug each section of the design.

Several issues were found during simulation, such as incorrect handling of specific commands, missing error detection, and lack of parameterization, which reduced design flexibility. These problems were clearly visible due to the structured approach of the testbench.

## **FUTURE SCOPE**

- The design is not fully parameterized; while DW (data width) and CW (command width) are declared as parameters, internal hardcoded values like bit widths (e.g., [8:0] for RES) should instead use parameter expressions to ensure scalability.
- The current implementation of CMD 13 performs a left-rotation instead of the required right-rotation; this must be corrected to match the expected behaviour.
- In CMD 13, when OPB[7:4] ≠ 0, the error flag (ERR) is incorrectly set to 0; it should be set to 1 to indicate an invalid rotation input, as per specification.
- The ALU does not enforce that both operands must be present (INP\_VALID = 2'b11) for dual-operand commands like ADD, SUB, and MUL; operand validity checking should be enforced before processing.
- Single-operand operations such as INC\_A or DEC\_A do not restrict the design from accepting both operands; logic should be added to accept only the necessary operand(s).
- There is no priority logic to handle timing violations when one operand is delayed by more than 16 cycles; the later operand should overwrite the earlier one as per the requirement.
- Error handling is missing when invalid operand sequences are received (e.g., only one operand present when two are required); the design should flag an error in such cases.
- The design does not validate if the provided command (CMD) matches the expected number of operands before execution; this validation logic should be incorporated.

# **TEST PLAN** Click on the link to access the test plan of the ALU: <u>ALU TEST PLAN</u> **FUNCTIONAL COVERAGE PLAN** Click on the link to access the coverage plan of the ALU: ALU COVERAGE PLAN **ASSERTIONS PLAN** Click on the link to access the assertion plan of the ALU: ALU ASSERTION PLAN