# Lab 2: Introduction to *Verilog*CS207: Digital Logic

Jialin Liu

Department of Computer Science and Engineering Southern University of Science and Technology (SUSTech)

16 September 2022

## Outline



Introduction to Verilog

Syntax

Module

Data Types

**Operations** 

## Outline of This Lecture



Introduction to Verilog

Syntax

Module

Data Types

**Operations** 





## Verilog HDL



Verilog is a hardware description language (HDL) (硬件描述语言) that describes the behaviour or functionality of digital circuits (behaviour modelling).

Logic simulation: verify the functionality by simulations Logic synthesis: transfer the circuits described by HDL to actual circuits composed by basic logic components.

Syntax similar to C.

Top-down design methodologies.

#### Level of Abstraction



In Verilog a module can be defined using various levels of abstraction. There are four levels of abstraction in *Verilog*. They are:

**Behavioural or algorithmic level**: This is the highest level of abstraction. A module can be implemented in terms of the design algorithm. The designer no need to have any knowledge of hardware implementation. **Data flow level**: In this level the module is designed by specifying the data flow. Designer must how data flows between various registers of the design.

**Gate level**: The module is implemented in terms of logic gates and interconnections between these gates.

Designer should know the gate-level diagram of the design.

**Switch level**: This is the lowest level of abstraction. The design is implemented using switches/transistors. Designer requires the knowledge of switch-level implementation details.

## Outline of This Lecture



Introduction to Verilog

Syntax

Module

Data Types

**Operations** 

## Verilog Syntax



Verilog is case-sensitive.

Variable names can contain letter, numbers, \_ or \$ and should start with a letter or \_.

#### Keywords:

Special identifiers reserved to define the language constructs and are in lower case. Dozens of important keywords, such as module, wire, assign.

**Comments**: // or /\* \*/

Operators: unary, binary and conditional.

Number format: [size] '[base\_format] [number].

[size]: number of bits in the number, always decimal

[base\_format]: specifies the base that the number part represents, among decimal (d or D), hexadecimal (h or H) and octal (o or 0)

[number]: consecutive digits. 0,1,...,9 if decimal; 0, 1, ..., F if hexadecimal.

Example: 3'b010, -6'd2, -6'sd9

**String**: between ". It can not be split into multiple lines.

## Outline of This Lecture



Introduction to Verilog

Syntax

Module

Data Types

**Operations** 

# Verilog Module (模块)



A block of Verilog code that implements a certain functionality.

Modules can be embedded within other modules.

Modules can communicate with their inputs and outputs.

A module should be created in a Verilog file (.v). The filename should match the module name.

Enclosed with module and endmodule

Module name right after module. The filename should match the module name.

An optional list of ports (端口). Ports declared in the list of port declarations cannot be redeclared within the body of the module.

input: cannot be written inside the module.
output: cannot be read inside the module.
inout: can receive data or send data.
Data type: wire by default.

```
module <name> ([port_list]);

// content of the module

/* This is a comment

...

and another line */
endmodule
```

#### Structure of Module



```
module 模块名[端口名1,端口名2,...];
 端口类型说明:
                                //端口声明, input、output, inout
                                //参数声明。可选
 参数定义:
 数据类型定义:
                                //变量定义, wire、reg等
 //主体部分
 调用低层次模块和基本门级元件;
 连续赋值语句:
                                //assign
 过程块
                                //initial \ always
 任务和函数:
endmodule
```

Figure: Figure from [1].

# Simple Example



```
module setbit(output A);
wire A;
assign A = 1;
endmodule
```

```
1 module fport(output [3:0] data):
2 //-- Module output is a 4 wire bus.
3 wire [3:0] data;
4 //-- Output the value through that 4-bit bus.
5 assign data = 4'b1010; //-- 4'hA
6 endmodule
7
8 module fport_tb;
9 //-- 4-wire bus, to connect it to the Fport component output.
10 wire [3:0] DATA:
11 //--Instantiating the component. Connect output to DATA.
12 fport FP1 (.data (DATA));
13 //-- Begin the test
14 initial begin
15 //-- After 10 time units we check whether the cable
//-- has the previously given pattern or not.
| 17 |  # 10 if (DATA != 4'b1010)
        $display("--->ERROR!"):
18
      else
19
        $display("Component works!");
20
   //-- Finish the simulation 10 time units after that.
21
    # 10 $finish:
22
23 end
24 endmodule
Fall 2022
                               [CS207] Lab 2: Introduction to Verilog
```

#### Connection of Ports



input: cannot be written inside the module.

output: cannot be read inside the module.

inout: can receive data or send data.



## Outline of This Lecture



Introduction to Verilog

Syntax

Module

Data Types

Operations

## Four-Valued Logic



Almost all Verilog data types are 4-state:

0: a low level signal, or a logic 0, or a condition false

1: a high level signal, or a logic 1, or a condition true

x: an unknown logic value, or don't care

z: a high-impedance state (高阻态)

In Verilog, all data take values from the above four logic states.

## Constants

Numbers



Format: [+/-][size]'[signed][base\_format][number]
 [+/-]: positive / negative
 [size]: number of bits in the number, always decimal
 [signed]: signed number
 [base\_format]: specifies the base that the number part represents, among decimal
 (d or D), hexadecimal (h or H) and octal (o or 0)
 [number]: consecutive digits. 0,1,...,9 if decimal; 0, 1,..., F if hexadecimal.

#### Constants



## Examples of Integers

```
4'b1001 // 4位二进制数
5'D3 // 5位十进制数
3'b01x // 3位二进制数,最低位为x
12'hx // 12位数据均为x
8'd-6 //非法表示,数值<number>不能为负
-8'd6 //位宽为8、十进制数-6
4'shf //4位有符号数1111, 可表示为-4'h1 (即-1)
-4'sd15 //等价于-(-4'd1), 即0001
27 195 000 //十进制数27195000,用""增加可读性
```

#### Constants



parameter

parameter to define an identifier for a constant.

```
Syntax: parameter [signed][range] param1 = const_expr1, param2 =
const_expr2, ...;
```

#### Examples:

```
parameter msb = 7; //定义msb为常值7
parameter e = 25, f = 9; //定义两个常值
parameter average_delay = (r + f) / 2;
    //带有表达式的参数常量
parameter signed [3:0] mux_selector = 0;
    //signed参数常量 hexadecimal.
```

## Categories of Data Types



Data storage elements and their physical connections.

Two categories of data types:

net: physical connections. The mostly used one is wire.

variable: data storage elements and connections. The mostly used one is reg.

## Data Type



```
wire: usually used for the digital signal specified by assign. The default data type of
port is wire.
reg: data type for register
memory: an array of registers
parameter: used to define a constant
integer
real: double
realtime: store time with real
wand: net data type
wor: net data type
```

#### wire



The mostly used **net** data type. The data type of **port** is **wire** by default.

Used for the signal specified by assign, or input to expressions, or output of a component.

A wire variable: wire data1, data2, ..., data9;

```
module setbit(output A);
wire A;
assign A = 1;
endmodule
```

A vector of wire variables: wire [n-1:0] data1, data2, ..., data5;

```
module fport(output [3:0] data);
//-- Module output is a 4 wire bus.
wire [3:0] data;
//-- Output the value through that 4-bit bus.
assign data = 4'b1010; //-- 4'hA
endmodule
```

## reg



The mostly used variable data type. The data type of port is wire by default.

Usually be assigned by always or initial blocks.

A reg variable: reg data1, data2, ..., data6; A vector of reg variables: reg [n-1:0] data1, data2, ..., data7;

```
reg a; //a是1位的reg型变量
reg [7:0] qout; //qout是8位的reg型向量
reg signed [3:0] signed_reg; //signed_reg是4位reg型向量,范围-8~7
```

#### Connection of Ports



input: cannot be written inside the module.

output: cannot be read inside the module.

inout: can receive data or send data.



## Memory



Verilog uses an array of reg to define all types of computer memory.

```
reg [n-1:0] memoryname [m-1:0];
```

```
reg [7:0] mem[255:0];      //定义了名为mem的存储器,
//地址范围0~255,位宽8位
```

Comparing memory to an array of reg:

## integer



Belongs to variable, often used as a couner.

```
integer name1, name2, ..., name10;
```

```
integer A, B; //定义两个整型变量
A = 6; //A的值为32 'h0000_0006
B = -6; //B的值为32 'hFFFF_FFFA
```

## Outline of This Lecture



Introduction to Verilog

Syntax

Module

Data Types

**Operations** 

# Operations



| <b>运算符</b>        | 类别             | 备注   |
|-------------------|----------------|------|
| {} {{}}           | 拼接,复制          |      |
| + -               | 符号运算符(一元运算)    |      |
| + - * / ** %      | 算术运算符          |      |
| > >= < <=         | 关系运算符          |      |
| ! &&    == !=     | 逻辑运算符          |      |
| === !==           | 全等比较运算符        | 不可综合 |
| ~ &   ^ ^~或~^     | 按位运算符          |      |
| & ~&   ~  ^ ^~或~^ | 归约运算符 ( 一元运算 ) |      |
| << >> <<< >>>     | 移位操作符          |      |
| ?:<br>Fall 2022   | 条件运算符(三元运算)    | 28   |

#### Concatenation



```
module concatenations;
reg [2:0] a,b;
initial begin
a = 3'b100;
b = 3'b111;
displayb({a,b[1:0]}); // 5'b100_11
displayb({2{a,b}}); // 12'b100_111_100_111
end
endmodule
```

#### concatenations.v

```
liu$ iverilog -o concatenations.o concatenations.v
liu$ vvp concatenations.o
10011
100111100111
```

## Arithmetic Operations I



```
1 module arithmetic_with_integer_reg;
2 integer intA:
3 reg [15:0] regA;
4 reg signed [15:0] regS;
5
6 initial begin
    intA = -4'd12:
    regA = intA / 3; // the value is -4, regA is 65532
8
    $displayb("regA: ", regA);
9
    regA = -4'd12; // regA is 65524
10
    $displayb("regA: ", regA);
11
    intA = regA / 3; // the value and intA are both 21841
12
    $displayb("intA: ", intA);
13
14
    regA = -12 / 3; // the value is -4, regA is 65532
    regS = -12 / 3; // the value is -4, regS is -4
15
    $displayb("regA: ", regA);
16
    $displayb("regS: ". regS):
17
18 end
19 endmodule
```

arithmetic\_with\_integer\_reg.v

## Arithmetic Operations II



```
liujl$ vvp arithmetic_with_integer_reg.o
regA: 111111111111100
regA: 1111111111110100
intA: 0000000000000000101010101010001
regA: 111111111111100
regS: 111111111111100
```

## Relational Operations



```
module relational;
initial begin

sdisplayb("2 > 1 is ", 2 > 1);

displayb("2 > 1 is ", 2 > 1'bx);

sdisplayb("2 > -1 is ", 2 > -1);

displayb("2 > -1 is ", 2 > -1);

sdisplayb("2'd2 > 3'd1 is ", 2'd2 > 3'd1);

displayb("3'sd2 > -2'sd1 is ", 3'sd2 > -2'sd1);

displayb("2.0 > 1 is ", 2.0 > 1);

end
endmodule
```

#### relational.v

```
liujl$ vvp relational.o
2 > 1 is 1
2 > 1'bx is x
2 > -1 is 1
2'd2 > 3'd1 is 1
3'sd2 > -2'sd1 is 1
2.0 > 1 is 1
```

## Logical Operations



```
1 module logical;
2 initial begin
    $displayb(!2'b10); // 0
    $displayb(!2', b00); // 1
    $displayb(!2'bx0); // x
5
6
7
    $displayb(2'b10 && 2'b10); // 1
    $displayb(2'b00 && 2'b10); // 0
8
    $displayb(2'bx0 && 2'b10); // x
9
10
    $displayb(2'b10 || 2'b00); // 1
11
    $displayb(2'b00 || 2'b00); // 0
12
    $displayb(2'bx0 || 2'b00); // x
13
14
    $displayb(2'b10 != 2'b00); // 1
15
    $displayb(2'b00 != 2'b00); // 0
16
    $displayb(2'bx0 != 2'b00): // x
17
18
    wire a=1:
19
    wire b=1:
20
    reg f;
21
    and and1(f, a, b);
22
    $displayb(and1(a,b));
23
24 end
25 endmodule
```

## 全等比较运算符



```
module case_equality;
initial begin

$displayb(2'b10 === 2'b00); // 0

$displayb(2'b00 === 2'b00); // 1

$displayb(2'bx0 === 2'bx0); // 1

$displayb(2'bz0 === 2'bz0); // 1

end
endmodule
```

case\_equality.v

## 按位操作符



bitwise.v

## 规约操作符



```
1 module reduction;
2 initial begin
    $displayb(&4'b0000);
    $displayb(~&4'b1111); // 0
$displayb(|4'b0000); // 0
    $displayb(|4'b1111); // 1
$displayb(~|4'b0000); // 1
8
9
    $displayb(~|4'b1111); // 0
10
    $displayb(^4'b0000); // 0
11
    $displayb(~4', b1111); // 0
12
    $displayb(~4', b1000); // 1
13
    $displayb(~~4', b00000); // 1
14
    $displayb(~~4', b1111); // 1
15
    $displayb(~~4'b1000); // 0
16
17 end
18 endmodule
```

reduction.v

## 移位操作符



```
module shift;
initial begin

$\frac{1}{3} \$\displayb(4\ddotsb1001 \leq 2); \quad \q
```

shift.v

# Conditional Operation (条件运算符)



```
Syntax: d= a?b:c
```

```
wire [15:0] busa = busa_en ? data : 16'bz;
```

# Priority of Operations



| 运算符                          | <br>优先级 |
|------------------------------|---------|
| + -!~&~& ~ ~^或^~(一元运算)       | 最高优先级   |
| **                           |         |
| * / %                        |         |
| + - (二元运算)                   |         |
| << >> <<< >>>                |         |
| < <= > >=                    |         |
| == !== !==                   |         |
| <b>&amp; (</b> 二元运 <b>算)</b> |         |
| ^ ^~或~^ (二元运算)               |         |
| (二元运算)                       |         |
| &&                           |         |
|                              |         |
| ?:                           |         |
| {} {{}}                      | 最低优先级   |

#### References



1 Textbook by 薛一鸣, 文娟(出版社:清华大学出版社):

高等学校电子信息类专业系列教材

# FPGA数字系统设计

#### 薛一鸣 文娟 编著



- 2 Woo, Jeong-Ho et al. "Mobile 3D Graphics SoC: From Algorithm to Chip." (2010).
- 3 https://verilogguide.readthedocs.io/en/latest/index.html
- ${\tt 4~https://www.chipverify.com/verilog/verilog-introduction}$
- 5 Verilog Tutorial by Deepak Kumar Tala http://classweb.ece.umd.edu/enee359a/verilog\_tutorial.pdf