## **CSE 331 HW3 Report**

To design an multiplier which's work approach is given I need to design some circuits. At first I think about what do I require to design the given multiplier so I find that I need:

- 32 Bit Adder
- 64 Bit Shifter

To design a combinational 32 bit adder I need 1 half adder and 31 full adder.

To design a half adder, I draw input and outputs of the half adder.



- b\_i and a\_i are input bits of the adder
- c\_i+1 is the carry out bit of addition
- *s\_i* is the result bit of the addition

Then I write down the truth table of half adder which is written as writing desired outputs for given inputs. Then using truth table we need to derive boolean equations for the output signals.

After all of this I designed my half adder in logisim which is



To design full adder I used the design which is given in the book. The input and output is demonstrated as

 $b_i$  and  $a_i$  are input bits of this adder  $c_i$  is the carry in of this addition  $c_i+1$  is the carry out of this addition

 $s_i$  is the result of this addition



The truth table and boolean equations of the outputs are given as:

|                  |                |    |                  |    | $s_i = a_i b_i c_i + a_i b_i c_i + a_i b_i c_i + a_i b_i c_i$                                      |
|------------------|----------------|----|------------------|----|----------------------------------------------------------------------------------------------------|
| l a <sub>i</sub> | b <sub>i</sub> | Ci | C <sub>i+1</sub> | Si |                                                                                                    |
| 0                | Ö              | 0  | Ó                | 0  | $s_i = a_i \otimes b_i \otimes c_i$                                                                |
| 0                | 0              | 1  | 0                | 1  | $c_{i+1} = \overline{a_i} b_i c_i + a_i \overline{b_i} c_i + a_i b_i \overline{c_i} + a_i b_i c_i$ |
| 0                | 1              | 0  | 0                | 1  | $c_{i} + 1 = a_{i}b_{i} + a_{i}c_{i} + b_{i}c_{i}$                                                 |
| 0                | 1              | 1  | 1                | 0  | $c_{i+1} = a_i b_i + c_i (a_i + b_i)$                                                              |
| 1                | 0              | 0  | 0                | 1  | $c_{i+1} = a_i b_i + c_i (a_i \otimes b_i)$                                                        |
| 1                | 0              | 1  | 1                | 0  |                                                                                                    |
| 1                | 1              | 0  | 1                | 0  |                                                                                                    |
| 1                | 1              | 1  | 1                | 1  |                                                                                                    |

As a result the design of the full adder in logisim:



With using these two I can design 32 bit adder the design of the 32bit adder in logisim:



Since this design is easy to design but hard to observe I add a simple representation of the design approach



Since we designed the 32 bit adder now we need to design 64 shifter.

As you know shifting is a relative concept. To say something is shifted we need to assume some state as base and a thing in our concept can be shift to the right or left. In the multiplier example we need only a shifter which shifts the given 64 bit number to right by 1 bit. We can show the input and outputs as:



*a\_i* is the 64 bit input for the 64 bit shifter

 $s_r$  is the signal which means shift the a\_i if it is 1 and do not shift a\_i if it is 0 s is the result of the shifter

Design of the 64 bit 1 bit right shifter in logisim as:



Since there is no 64 bit input or out in logisim I used two 32 bit inputs instead of 164 bit. to make right shifting by 1 for the result output we need to make decision between two cases do shifting or not. We solve this type of issues with multiplexers. I have 2 muxes and they have 32 bit data and 1 bit select. These muxes return the original number if the sh\_r is 0 and returns shifted one if the sh\_r is 1.

Now since we designed 32 bit adder and 64 bit shifter we can design 32 bit multiplier. We know that this will be sequential design. So we need to draw an FSM which is also given in book:



Since this FSM is only created for illustrative purposes, I created an FSM for myself using this one as base:



P1: This represent the MSB 32 bit of the product

P0: This represents the LSB 32 bit of the product

PO\_0: This represents the LSB of the product which is also the unused LSB of the multiplier.

\*32: This represents that multiplier has right shifted 32 times

Using this FSM I created an Truth Table:



P1\_S: This signal determines the select bit of mux which determines the MSB 32 bit of the product. If it is 0 it assigns 0 and if it is 1 it assigns the result of the right shift by 1

PO\_S:This signal determines the select bit of mux which determines the MSB 32 bit of the product. If it is 0 it assigns multiplier and if it is 1 it assigns the result of the right shift by 1

PO\_E: Enable bit for register which holds PO

P1\_E: Enable bit for register which holds P1

P1\_add: This signal determines the select bit of mux which determines the MSB 32 bit of the product. If it is 0 it assigns P1\_S's result and if it is 1 it assigns the P1+Multiplicand

Derived boolean equations from truth table:

$$N_{2} = S_{2}^{1} S_{1} S_{0} S_{-}^{32} + S_{2} S_{1}^{3} S_{0}^{1}$$

$$N_{1} = S_{2}^{1} S_{1}^{1} S_{0} \left( P_{0} - 0' + P_{0} - 0 \right) + S_{2}^{1} S_{1} S_{0}^{1} = S_{2}^{1} \left( S_{1}^{3} S_{0} + S_{1} S_{0}^{1} \right)$$

$$N_{0} = S_{2}^{1} S_{1}^{3} S_{0}^{1} + S_{2}^{1} S_{1}^{1} S_{0} P_{0} - 0' + S_{2}^{1} S_{1} S_{0}^{1} + S_{2}^{1} S_{1} S_{0} S_{0} S_{-}^{32}$$

$$S_{2}^{1} S_{0}^{1} \left( S_{1}^{1} + S_{1}^{1} \right) + S_{2}^{1} S_{0} \left( S_{1}^{1} P_{0} - 0' + S_{1} S_{-}^{32}^{1} \right)$$

$$S_{2}^{1} S_{0}^{1} \left( S_{1}^{1} + S_{1}^{1} \right) + S_{2}^{1} S_{0} \left( S_{1}^{1} P_{0} - 0' + S_{1} S_{-}^{32}^{1} \right)$$

$$S_{2}^{1} S_{0}^{1} + S_{2}^{1} S_{0} \left( S_{1}^{1} P_{0} - 0' + S_{1} S_{-}^{32}^{1} \right)$$

$$P_{-S} = S_{2}^{1} S_{1} S_{0}$$
 $P_{1-C} = S_{2}^{1} S_{1}^{1} S_{0}^{1} + S_{2}^{1} S_{1} S_{0}^{1} + S_{2}^{1} S_{1} S_{0} = S_{2}^{1} S_{0}^{1} + S_{2}^{1} S_{1} S_{0}$ 
 $P_{0-C} = S_{2}^{1} S_{1}^{1} S_{0}^{1} + S_{2}^{1} S_{1} S_{0} = S_{2}^{1} \left( S_{1}^{1} S_{0}^{1} + S_{1} S_{0}^{1} \right)$ 
 $S_{1} \times N_{0} \times S_{0}$ 

Using this signals I designed the control unit of the multiplier:



Then I designed datapath:



With combining control unit and datapath I can design 32 bit multiplier:

