# **CS3410 Project 2 Design Document**

### **Pipelined Mini-MIPS**

Bill Tang (bt294), Hao Rong (hr335) March 13th, 2018

#### 1 Overview

In this project we implemented a subset of the MIPS32 architecture using Logisim. We implemented a functioning outline of the pipelined processor for a small set of instructions, including: decoding instructions, implementing most of the MIPS pipeline, implementation of arithmetic and logic operations, and some hazard avoidance.



## 2 Pipeline Stages Design

Our processor is consisted of five stages of pipeline including IF(Fetch), ID(Decode), EX(Execute), MEM(Memory), WB(Writeback). Although MEM stage is not actually used in this project, we save the spot for memory process for later use.

In IF stage, we fetch instruction from program memory and use PC to control what to execute next. In ID stage, we decode the instruction for control logic and get data from register file. After decoding, we pass some data and control logic to the next stage. In Ex stage, we perform ALU operation and select proper result. We also save spot for branch. In MEM stage, we basically do nothing, but we connect to memory and pass on for future use. In WB stage, we select which value to pass on and write to a certain register in the register file.



Between stages in the middle (namely IF/ID, ID/EX, EX/MEM, MEM/WB) are pipeline registers which are used to pass on either data or control signal to the next stage. The pipeline registers and PC register (which is used to select instruction) are updated on the rising edge of the clock while the register file are updated on the falling edge. This setting is to make sure that we write data after read.

The forwarding logic for simple hazard avoidance will be elaborated in the next section.

### 2.1 Instruction Fetch

In IF stage, we fetch instruction from program memory and use PC to control what to execute next. Instruction is output through ROM by reading the PC to control which 32-bit instruction to pass on.

### 2.1.1 PC logic

PC (Program Count) is incremented through a +1 incrementer. We use this +1 incrementer on the third bit of PC to realize the effect of +4. The PC register will pass the current value to program memory in the current cycle, ready to update +4 PC in the next cycle. Also there are PC register that stores PC +4 value in the pipeline register which will be used for jump in next project.



#### 2.2 Instruction Decode

In this stage, the 32 bits instruction is read from IF/ID pipeline register into "Detect\_B\_instr" first to check the validity of the instruction. If the instruction is not valid (ie. from table B or invalid instructions), then all the 32 bits will be changed to 0s to inform our processor to do to nothing. After the validification of instructions, each instruction is then fed into the register file, ALUControl unit, and MainControl unit for further decode. Register file takes in data from Write Back stage, "Regwrite" which enables the write, "RegDest" which gives the destination register of the data, "rA" and "rB" from instruction's 25-21 and 20-16 bits (5 bits location codes which tells the locations of chosen registers) as in inputs. Then the register file outputs wanted 32 bits data in A and B from chosen registers. For ALUcontrol unit and MainControl unit, We will introduce each of these units in more details below.

### 2.2.1 ALU Control



The ALU Control, marked in red in the above graph, is used to decode a 32 bits instruction. It takes in 6 bits opcodes and 6 bits function codes and outputs 8 bits instruction code to be stored in the "ALUCtrl" pipeline register. The first bit "Shiftocal" which stands for shift location will be the control bit for the MUX deciding the shift result location for Shift Logical and Shift Logical variable. "Choose 0 - 2" are 3 control bits used to choose the execution result among the ALU, "SLT", "LUI", and "MOVZ" computing units which will be addressed later. "ALUOP 0 - 3" are 4 bits control codes to ALU to choose among all instructions allowed such as addition or subtraction.

We used Logism's build-in helper function to build this unit after we thoroughly thought through the inputs and desired output of such unit. The truth table is attached below:

| ALU-control       |                       |        |                |                   |           |                        |                    |
|-------------------|-----------------------|--------|----------------|-------------------|-----------|------------------------|--------------------|
| nstruction opcode | Instruction operation | OPcode | function filed | ALU control input | ChooseALU | ShiftLocat (1=sa;0=rs) | desired ALU action |
|                   | load                  |        | next           | next              |           |                        | add                |
|                   | store                 |        | next           | next              |           |                        | add                |
|                   | branch                |        | next           | next              |           |                        | subtract           |
|                   | jump                  |        | next           | next              |           |                        |                    |
| I type            | addIU                 | 001001 | xxxxxx         | 001x              | 000       | x                      | add                |
|                   | SLTI                  | 001010 | xxxxxx         | x                 | 101       | x                      | <                  |
|                   | SLTIU                 | 001011 | xxxxxx         | x                 | 001       | x                      | <                  |
|                   | andl                  | 001100 | xxxxx          | 1000              | 000       | x                      | and                |
|                   | orl                   | 001101 | xxxxx          | 1010              | 000       | x                      | or                 |
|                   | XORI                  | 001110 | xxxxx          | 1100              | 000       | x                      | xor                |
|                   | LUI                   | 001111 | xxxxxx         | x                 | 010       | x                      |                    |
| R type            | SLL                   | 000000 | 000000         | 000x              | 000       | 1                      | <<                 |
|                   | SRL                   | 000000 | 000010         | 0100              | 000       | 1                      | >>                 |
|                   | SLLV                  | 000000 | 000100         | 000x              | 000       | 0                      | <<                 |
|                   | SRLV                  | 000000 | 000110         | 0100              | 000       | 0                      | >>                 |
|                   | SRA                   | 000000 | 000011         | 0101              | 000       | 1                      | >>                 |
|                   | SRAV                  | 000000 | 000111         | 0101              | 000       | 0                      | >>                 |
|                   | addu                  | 000000 | 100001         | 001x              | 000       | x                      | add                |
|                   | subu                  | 000000 | 100011         | 011x              | 000       | x                      | sub                |
|                   | and                   | 000000 | 100100         | 1000              | 000       | x                      | and                |
|                   | or                    | 000000 | 100101         | 1010              | 000       | x                      | or                 |
|                   | XOR                   | 000000 | 100110         | 1100              | 000       | x                      | xor                |
|                   | NOR                   | 000000 | 100111         | 1110              | 000       | x                      | nor                |
|                   | SLT                   | 000000 | 101010         | x                 | 101       | x                      | <                  |
|                   | SLTU                  | 000000 | 101011         | x                 | 001       | x                      | <                  |
|                   | Movn                  | 000000 | 001011         | x                 | 111       | x                      | ne                 |
|                   | Movz                  | 000000 | 001010         | x                 | 011       | x                      | eq                 |

The result circuit from the above truth table is displayed below:



### 2.2.2 Main Control



The Main Control, marked by orange above, takes in 6 bits Opcodes from the 32 bits instruction code and outputs 8 bits instruction code that will be used as control bits for later stage. The "SignExtend" bit is used to control the MUX for choosing the result between sign extend and zero extend. The designing of other bits functionalities are enlightened by book. Their meaning is given by the table below:

| Signal name | Effect when deasserted                                                                       | Effect when asserted                                                                                          |  |  |
|-------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|
| RegDst      | The register destination number for the Write register comes from the rt field (bits 20:16). | The register destination number for the Write register comes from the rd field (bits 15:11).                  |  |  |
| RegWrite    | None.                                                                                        | The register on the Write register input is written with the value on the Write data input.                   |  |  |
| ALUSrc      | The second ALU operand comes from the second register file output (Read data 2).             | The second ALU operand is the sign-<br>extended, lower 16 bits of the instruction.                            |  |  |
| PCSrc       | The PC is replaced by the output of the adder that computes the value of PC + 4.             | The PC is replaced by the output of the adder that computes the branch target.                                |  |  |
| MemRead     | None.                                                                                        | Data memory contents designated by the address input are put on the Read data output.                         |  |  |
| MemWrite    | None.                                                                                        | Data memory contents designated by the<br>address input are replaced by the value on<br>the Write data input. |  |  |
| MemtoReg    | The value fed to the register Write data input comes from the ALU.                           | The value fed to the register Write data inpu comes from the data memory.                                     |  |  |

We used Logism's build-in helper function to build this unit after we thoroughly thought through the inputs and desired output of such unit. The truth table is attached below:

|         |              | Main Control |        |          |      |       |           |        |
|---------|--------------|--------------|--------|----------|------|-------|-----------|--------|
|         |              |              | R-type | I-type   | Load | Store | Jump      | Branch |
| inputs  |              | OP5          | 0      | 0        | 1    | 1     | 0         | 0      |
|         |              | OP4          | 0      | 0        | 0    | 0     | 0         | 0      |
|         |              | OP3          | 0      | 1        | 0    | 1     | 0         | 0      |
|         |              | OP2          | 0      | x        | x    | x     | 0         | 1      |
|         |              | OP1          | 0      | x        | x    | x     | 1         | x      |
|         |              | OP0          | 0      | x        | x    | x     | x         | x      |
| outputs | bit location |              |        |          |      |       |           |        |
| no-pass |              | SignExtend?  | x      | dfferent | x    | x     | x         | x      |
| To-Ex   | 0            | RegDest      | 1      | 0        | 0    | x     | x         | x      |
|         | 1            | ALUSrc       | 0      | 1        | 1    | 1     | next time | 0      |
| То-М    | 0            | MemRead      | 0      | 0        | 1    | 0     | next time | 0      |
|         | /1           | MemW         | 0      | 0        | 0    | 1     | next time | 0      |
|         | 2            | Branch       | 0      | 0        | 0    | 0     | next time | 1      |
| To-WB   | 0            | MemToReg     | 0      | 0        | 1    | x     | next time | x      |
|         | 1            | RegWr        | 1      | 1        | 1    | 0     | next time | 0      |

The result circuit from the above truth table is displayed below:



#### 2.3 Execute

In Ex stage, we perform ALU operation and select proper result. We also save spot for branch. This is also where forwarding control (explained in the next section) make its effect to influence the input of ALU or other calculation units.

### 2.3.1 Input & Destination control

The input of calculation units is controlled by forwarding control with ALUsrc, which is used to select input from B or Imm through MUX. The register destination is also selected in the execution stage by RegDst, which choose destination between Rs register or Rd register through MUX.

#### 2.3.2 Calculation Units control

The OP control signal is defined by us to control the output of which calculation unit to use. The OP code is decoded in the main control to pass on to a MUX to do the selection job. The calculation units include the original ALU (provided in the class folder), SLT unit, LUI unit, and MOV unit by the signal "Choose10". The last three unit is created for specific genre of instruction can be easily handled outside the original ALU.



#### 2.3.2 ALU

The ALU just the original ALU unit functioning as described in class documentation. The ALU 4-bit OP code and SA (shift amount, different in common shift or value shift) are decoded in ID stage by ALU decode. The ALU takes care of following instruction:

ADDIU, ANDI, ORI, XORI, ADDU, SUBU, AND, OR, XOR, NOR, SLL, SRL, SRA, SLLV, SRLV, SRAV

### 2.3.3 SLT unit

The SLT unit use the comparator to compare input both in signed or unsigned number. The SLT unit takes care of following instruction:

SLTI, SLTIU, SLT, SLTU



#### 2.3.4 LUI unit

The input of LUI is previous zero-extend in the ID stage. So we just need to flip the upper 16 bit with the lower 16 bit using wire. The LUI unit only takes care of LUI instruction:



#### 2.3.5 MOV unit

The MOV unit takes care of both MOVZ, MOVN instruction by inverting one result to get another. The inverting unit is controlled by the control signal "Choose2". The MOV unit might change the "RegWrite" from 1 to 0 because the value is not desired, we do not want to write. This is controlled by the signal "Choose10" ().





## 2.4 Memory

A MIPS RAM unit is simply put at memory area for this stage. Since neither memory read nor write happens under the instruction of project 2, we simply wired the outputs of EX/MEM pipeline registers that will be used in next pipeline into the MEM/WB pipeline registers without any processing.

#### 2.5 Write Back

In WB stage, we select which value to pass (using "MemToReg", although it is not used until next project), whether to write or not (using "RegWrite"), and write to a certain register (controlled by "RegDest") in the register file.

### 3 Hazard Control

## 3.1 Forwarding logic



The forwarding logic is used to prevent data hazade by "forwarding" data, which has not been officially written into register file, from pipeline registers into needed places. In this case, the needed places will be the inputs for ALU or other computation units in execution stage.

To achieve this, a forwarding unit is implemented. The forwarding unit, marked red in above picture, takes in "Register Write" from EX/MEM pipeline register and MEM/WB pipeline register, Rd from EX/MEM pipeline register, and Register Destination from MEM/WB pipeline register. It output 2 bits "Forward A" and 2 bits "Forward B". These four bits are used as control bits for two MUXs in the yellow area. These two MUXs decide whether A input and B input of the ALU and other computing units come from the register file, prior ALU result, or data memory or an earlier ALU result. The meanings of Forward bits are listed below:

| Mux control   | Source | Explanation                                                                    |
|---------------|--------|--------------------------------------------------------------------------------|
| ForwardA = 00 | ID/EX  | The first ALU operand comes from the register file.                            |
| ForwardA = 10 | EX/MEM | The first ALU operand is forwarded from the prior ALU result.                  |
| ForwardA = 01 | MEM/WB | The first ALU operand is forwarded from data memory or an earlier ALU result.  |
| ForwardB = 00 | ID/EX  | The second ALU operand comes from the register file.                           |
| ForwardB = 10 | EX/MEM | The second ALU operand is forwarded from the prior ALU result.                 |
| ForwardB = 01 | MEM/WB | The second ALU operand is forwarded from data memory or an earlier ALU result. |

The logic used to implement the forwarding unit is given from the project handout. There are four cases: two cases for EX/MEM pipeline stage, and two cases for MEM/WB stage. The boolean equations are listed in the project website, for the sake of space, we will not list it here. By using those equations, we can come up with the following circuit:



The subcircuit "Forwarding Choose" is simply taking the outcomes of each condition and maps them to two 2-bits desired outcomes. Truth table and Logism's build-in function is used to implement this unit. The result circuit is the following:



# 3.2 Mal-instruction Detecting

In this project we need to ensure that all the Table B instructions would work as NOP because we do not want them to affect current Table A instructions. So we use a circuit to detect Table B instructions and literally convert them into NOP, which is 32 bit all 0. (it is interpreted as "SLL \$0, \$0, 0", which is basically NOP.)

