## Linux高性能服务调优实践

Gang Deng From Alibaba Cloud

- Introduction
- Cache
- TLB
- Lockless
- Schedule
- Summarize

- Introduction
- Cache
- TLB
- Lockless
- Schedule
- Summarize

### Introduction

- ESSD
  - Enhanced SSD Cloud Disk
  - > 1,000,000 iops & 100us
  - Challenge & solutions ?



- Introduction
- Cache
- TLB
- Lockless
- Schedule
- Summarize

Architecture address space I/0 Service I/O Service App App App App ioctl USER **KERNEL** eventfd write I/Os kv SW DiskDriver queue queue read I/Os meta HW queue

• Why need cache optimization?





Simplifed

Cache contention in IPC

• cache false sharing





Fig 1. different sockets R/W the same cacheline

Fig2. cache contention

How to eliminate it?





Fig 1. different sockets R/W different cacheline

Fig2. no cache contention

perf c2c

| Shared Data Cache Line Table |                    |         |             |       |           |      |       |           |          |            |
|------------------------------|--------------------|---------|-------------|-------|-----------|------|-------|-----------|----------|------------|
|                              | ==========         | ======= |             | ===   |           |      |       |           |          |            |
| #                            |                    | Total   | Tot         | 11.0  | Load Hitm |      | Store | Deference |          |            |
| #<br># Index                 | Cacheline          | records | Tot<br>Hitm | Total | Lcl       | Rmt  | Total | L1Hit     | L1Miss   |            |
| # Index                      | Cachetine          | records | 11111111    | Total | LUL       | MIIL | Totat | LIHIL     | LTI.IT22 | C+25/70415 |
| #                            |                    |         |             |       |           |      |       |           |          |            |
| 0                            | 0xffffc90041261080 | 466     | 25.79%      | 172   | 0         | 172  | 99    | 99        | 0        |            |
| 1                            | 0xffff887e7f355440 | 55      | 4.20%       | 28    | 0         | 28   | 2     | 2         | 0        |            |
| 2                            | 0xffff887e7f2d5440 | 46      | 3.75%       | 25    | 0         | 25   | 3     | 3         | 0        |            |
| 3                            | 0xffff887e7f255440 | 46      | 3.45%       | 23    | 0         | 23   | 1     | 1         | 0        |            |
| 4                            | 0xffff887e7f215440 | 37      | 3.15%       | 21    | 0         | 21   | 3     | 3         | 0        |            |
| 5                            | 0xffff887e7f335440 | 47      | 3.15%       | 21    | 0         | 21   | 4     | 4         | 0        |            |
| 6                            | 0xffff887e7f2b5440 | 41      | 2.70%       | 18    | 0         | 18   | 5 h   | ot spo    | 0        |            |
| 7                            | 0xffff887e7f375440 | 31      | 1.80%       | 12    | 0         | 12   | 3     | r sho     | 0        |            |
| 8                            | 0xffff887e7f3b5440 | 31      | 1.35%       | 9     | 0         | 9    | 2     | 2         | 0        |            |
| 9                            | 0x7f8263ff2800     | 10      | 1.05%       | 7     | 0         | 7    | 0     | 0         | 0        |            |
| 10                           | 0xffff887bcd597080 | 67      | 0.75%       | 5     | 0         | 5    | 0     | 0         | 0        |            |
| 11                           | 0xffff887713d257c0 | 9       | 0.60%       | 4     | 0         | 4    | 3     | 3         | 0        |            |
| 12                           | 0xffff88771e84f400 | 11      | 0.60%       | 4     | 0         | 4    | 0     | 0         | 0        |            |
| 13                           | 0xffff88775872a5c0 | 8       | 0.60%       | 4     | 0         | 4    | 4     | 4         | 0        |            |
| 14                           | 0xffff887782a5cd00 | 6       | 0.60%       | 4     | 0         | 4    | 0     | 0         | 0        |            |
| 15                           | 0xffff887e7f2f5440 | 6       | 0.60%       | 4     | 0         | 4    | 0     | 0         | 0        |            |
| 16                           | 0x7f8263fdec00     | 4       | 0.60%       | 4     | 0         | 4    | 0     | 0         | 0        |            |
| 17                           | 0x7f8263feac00     | 7       | 0.60%       | 4     | 0         | 4    | 0     | 0         | 0        |            |
| 18                           | 0x7f8263ff1400     | 5       | 0.60%       | 4     | 0         | 4    | 0     | 0         | 0        |            |
| 10                           | Avffff00771242751A | 6       | A 150       | 2     | 0         | 2    | 0     | 0         | O.       |            |

0xeb7 --0.03%--\_clone start\_thread ritd\_polling\_run --0.03%---ulud\_null\_do\_req --0.02%--vilii\_req\_done \_\_GI\_\_ioctl system\_call sys\_ioctl do\_vfs\_ioctl 0x5f8 0x429b 0xeb7

95.35%

0.00%

--0.34%--0xffffffffffffffff

0.00%

--0.31%--\_\_GI\_\_\_ioctl

0x5f8 0x429b

0.00%

system\_call sys\_ioctl

do\_vfs\_ioctl

Fig1. hot cacheline statistic

Fig2. locate code address

62900 0xfffffffffa05bbeb7

code addr

optimized performance



- Introduction
- Cache
- TLB
- Lockless
- Schedule
- Summarize

zero copy



performance of zero copy



performance analysis



• How does TLB flush work?



TLB flush elimination



zero copy V.S. memcpy



- Introduction
- Cache
- TLB
- Lockless
- Schedule
- Summarize

Overhead of io accounting when high throughput



Overhead of io accounting when high throughput



- Overhead of io accounting when high throughput
  - > CPU overhead: 14.45%(20.36%)

```
static inline void part_dec_in_flight(struct hd_struct *part, int rw)
                  atomic_dec(&part->in_flight[rw]);
                  0xb8(%r12),%rax
           atomic_dec():
            * Atomically decrements @v by 1.
           static inline void atomic_dec(atomic_t *v)
                  asm volatile(LOCK_PREFIX "decl %0"
            lock decl 0x8(%rbx,%rax,4)
           part_dec_in_flight():
                   if (part->partno)
36.42
                   0x2d4(%rbx),%eax
7.48
                  %eax,%eax
                               Overhead of single atomic instruction =
           ı je
           part_to_disk():
                               20.36% * (36.42+7.48)% = 8.94%
                  int node id;
           };
```

Fig1. cpu-cycles sampling of blk\_account\_io\_done()

```
static inline void part_dec_in_flight(struct hd_struct *part, int rw)
                   atomic_dec(&part->in_flight[rw]);
                   0xb8(%r12),%rax
           atomic_dec():
             * Atomically decrements @v by 1.
           static inline void atomic_dec(atomic_t *v)
                    asm volatile(LOCK PREFIX "decl %0"
                          0x8(%rbx,%rax,4)
           part_dec_in_flight():
                    if (part->partno)
50.31
                    0x2d4(%rbx),%eax
16.45
                    %eax,%eax
                     129
           part_to_disk():
                    int node_id;
```

Fig2. cache-misses sampling of blk\_account\_io\_done()

Atomic inflight io accounting was deleted in commit f299b7c7a9de: blk-mq: provide internal in-flight variant

- Overhead of io accounting when high throughput
  - > CPU overhead: 14.45%(20.36%)
  - > CPU overhead of single atomic instruction: 8.94%
  - > Disable io accounting, we achieved 2,500,000 iops (+42.05%)



- Implementation
  - > per-queue accounting separately
  - > store data in share memory
  - > must be cache line size aligned
  - > iostat tool shows aggregate output



Fig1. lockless accounting

- Introduction
- Cache
- TLB
- Lockless
- Schedule
- Summarize

latency analysis



Fig1. Frontend & Backend



Fig2. transition of latency

- event tracing
  - kvm\_msi\_set\_irq
  - > kvm\_exit
  - kmv\_entry

#### event tracing

```
qemu-system-x86-8548
                     [013] d... 15668.476655: kvm_entry: vcpu 0
                     [013] d... 15668.476660: kvm_exit: reason MSR_WRITE rip 0xfffffffff81046208 info 0 0
qemu-system-x86-8548
                     [013] .... 15668.476660: kvm msr: msr write 6e0 = 0x58808bb017e
qemu-system-x86-8548
qemu-system-x86-8548 [013] d... 15668.476661: kvm_entry: vcpu 0 ______ inject vintr while vm running
        <...>-145549 [001] d... 15668.476668: kvm_msi_set_irq: dst 0 vec 51 (Fixed|physical|edge)
qemu-system-x86-8548 [013] d... 15668.476669: kvm_exit: reason MSR_WRITE rip 0xffffffff81046208 info 0 0
                     [013] .... 15668.476670: kvm_msr: msr_write 6e0 = 0x588bb41917e
qemu-system-x86-8548
qemu-system-x86-8548
                     [013] d... 15668.476671: kvm_entry: vcpu 0
```

Fig1. backend = 1us

```
qemu-system-x86-8548
                      [015] d... 16033.974610: kvm_entry: vcpu 0
                      [015] d... 16033.974620: kvm_exit: reason MSR_WRITE rip 0xffffffffff81046208 info 0 0
qemu-system-x86-8548
                      [015] .... 16033.974622: kvm_msr: msr_write 6e0 = 0x665ae332d88
qemu-system-x86-8548
                                                                        —— inject vintr while vm exited
qemu-system-x86-8548
                      [015] d... 16033.974622: kvm_entry: vcpu 0
                      [015] d... 16033.974623: kvm_exit: reason HLT rip 0xffffffffff81046345 info 0 0
qemu-system-x86-8548
        <...>-152787 [001] d... 16033.974628: kvm_msi_set_irq: dst 0 vec 51 (Fixed|physical|edge)
                      [015] d... 16033.974636: kvm entry: vcpu 0
qemu-system-x86-8548
                      [015] d... 16033.974642: kvm exit: reason MSR WRITE rip 0xfffffffff81046208 info 0 0
qemu-system-x86-8548
                      [015]8u_s. 16033.974643: kvm_msr: msr_write 6e0 = 0x665348c5f68
qemu-system-x86-8548
qemu-system-x86-8548
                      [015] d... 16033.974643: kvm entry: vcpu 0
```

Fig2. backend = 10us

- solutions
  - host kvm halt\_poll
  - guest kernel cmdline: idle=poll
     custom guest cpu idle driver

- Introduction
- Cache
- TLB
- Lockless
- Schedule
- Summarize

#### Summarize



# Q & A

MORE THAN JUST CLOUD | (-) Alibaba Cloud