

# Serial Data Transfer – UART / I2C

Computer Engineering 2

## Motivation



2

| UART                              | SPI                                | I2C                                      |
|-----------------------------------|------------------------------------|------------------------------------------|
| serial ports (RS-232)             | 4-wire bus                         | 2-wire bus                               |
| TX, RX opt. control signals       | MOSI, MISO, SCLK, SS               | SCL, SDA                                 |
| point-to-point                    | point-to-multipoint                | (multi-) point-to-multi-point            |
| full-duplex                       | full-duplex                        | half-duplex                              |
| asynchronous                      | synchronous                        | synchronous                              |
| only higher layer addressing      | slave selection through SS signal  | 7/10-bit slave address                   |
| parity bit possible               | no error detection                 | no error detection                       |
| chip-to-chip, PC terminal program | chip-to-chip, on-board connections | chip-to-chip, board-to-board connections |

The three interfaces provide the lowest layer of communication and require higher level protocols to provide and interpret the transferred data.

# Agenda



### Asynchronous Serial Interface

- Universal Asynchronous Receiver Transmitter UART
- Longer Distances: RS-232 / RS-485 Electrical Characteristics
- U(S)ART STM32F4xxx

### I2C Bus

- Protocol / Operation
- I2C STM32F4xxx

# **Learning Objectives**



### At the end of this lesson you will be able

- to explain how a UART works and which synchronization mechanism is used between transmitter and receiver
- to draw and interpret UART timing diagrams including data and overhead bits
- to program the UART interfaces on the STM32F4
- to explain what I2C is and how it works
- to interpret an I2C timing diagram
- to program the I2C interfaces on the STM32F4



### Universal Asynchronous Receiver Transmitter – UART

- Connecting shift registers with diverging clock sources
  - Same target frequency
  - Different tolerances and divider ratios
  - Requires synchronization at start of each data item in receiver





### ■ Implementation of UART → Shift register

Example: 9'600 Baud with selected quartz frequencies



Transmitter and receiver use closest integer to divide clock

2.000 ÷ 208 = 9615 Hz → slightly too fast
 5.000 ÷ 521 = 9597 Hz → slightly too slow



### UART Timing

e.g. 9'600 Baud = symbols / s → T = (1 / 9600) s = 0.104 ms

### 5 – 8 Bits of Data (LSB first)



Idle → logic '1' stop → logic '1' start → logic '0'

- Transition stop ('1') → start ('0')
  - Receiver detects edge at the start of each data block (5 to 8 bits)
  - Allows receiver to sample data "in middle of bits" → red edges
  - Clocks have to be accurate enough to allow sampling up to parity bit, i.e. max. +/- 0.5 bit times
    aggregated deviation until last bit



### UART – TX and RX Work with Same Settings

- Transmission rate
  - 2400, 4800, 9600, 19200, 38'400, 57'600, 115'200 ... bit/s
  - In case of UART: symbol rate = bit rate i.e. baud corresponds to bit/s
- Number of data bits
  - Between 5 and 8 bit
- Number of stop bits
  - 1, 1.5 or 2 bit
- Parity
  - none
  - mark (logic '1')
  - space (logic '0')
  - even
  - odd





### **UART Characteristics**

- Synchronization
  - Each data item (5-8 bits) requires synchronization
- Asynchronous data transfer
  - Mismatch of clock frequencies in TX and RX
  - Requires overhead for synchronization → additional bits
  - Requires effort for synchronization → additional hardware
- Advantage
  - Clock does not have to be transmitted
  - Transmission delays are automatically compensated
- On-board connections
  - Signal levels are 3V or 5V with reference to ground
  - Off-board connections require stronger output drivers (circuits)

ZHAW, Computer Engineering 21.01.2021

# Asynchronous Serial Interface – Electrical Characteristics



### ■ RS–232¹) – Interconnecting Equipment by Cable





source: Olimex

- Simple, bidirectional <u>point-to-point</u> interface based on UART
- Optional control signals, e.g. CTS Clear To Send
- Ground → common reference level for all signals (single ended)
- Driver circuit allows transmissions up to ~ 10 m
  - Logic '1' -3V to -15V
  - Logic '0' 3V to 15V

1) standardized by the Electronic Industries Alliance (EIA)

# Asynchronous Serial Interface – Electrical Characteristics



### RS-485 – Differential Transmission Based on UART

- Differential signals
  - Less susceptible to disturbances → longer distances, 100+ Meters
- Transmit and receive share the same lines
  - Multi-point communication
  - Half-duplex
- Industrial automation → E.g. lowest layer of Profibus





source: http://www.lammertbies.nl/comm/info/RS-485.html

# Asynchronous Serial Interface – Electrical Characteristics



### RS-485 – Differential Transmission

- Transmitter transforms single ended signal into differential signal
- Capacitive coupled noise affects both lines
- Receiver forms the difference of the two signals
  - Noise on the two lines cancels itself to a large extent



# U(S)ART – STM32F4xxx





# U(S)ART – STM32F4xxx



### USART Registers



# Base addresses of 8 U(S)ART blocks

```
#define USART1 ((reg_usart_t*) 0x40011000)

#define USART2 ((reg_usart_t*) 0x40004400)

#define USART3 ((reg_usart_t*) 0x40004800)

#define UART4 ((reg_usart_t*) 0x40004c00)

#define UART5 ((reg_usart_t*) 0x40005000)

#define USART6 ((reg_usart_t*) 0x40011400)

#define USART7 ((reg_usart_t*) 0x40007800)

#define USART8 ((reg_usart_t*) 0x40007c00)
```

Use of DR and TXE / RXNE is analogous to SPI



- I<sup>2</sup>C Inter-Integrated Circuit, pronounced I-squared-C
  - Bidirectional 2-wire
  - Defined by Philips Semiconductors, now NXP
  - First release in 1982

### Reference Documentation

UM10204 – I2C-bus specification and user manual Rev. 6 — 4 April 2014



source: NXP



### **Overview**

2-wire bus Clock → SCL Data → SDA

- Synchronous, half-duplex
- Each device on bus addressable through unique address
  - NXP assigns manufacturer IDs
- 8-bit oriented data transfers
- Different bit rates up to 5 Mbit/s

ZHAW, Computer Engineering

- Well suited for connection of multiple boards
- Multi-master possible 1)



Master drives clock line (SCL)



### Operation

- Master drives clock line (SCL)
- Master initiates transaction through START condition
  - Falling edge on SDA when SCL high
- Master terminates transaction through STOP condition
  - Rising edge on SDA when SCL high



source: NXP



### Driving Data on SDA

- Data driven onto SDA by master or by addressed slave
  - Depending on transaction (read/write) and point in time
  - Change of data only allowed when SCL is low
  - Allows detection of START and STOP condition





### Data Transfer on I2C

- 8-bit oriented transfers
- Bit 9: Receiver acknowledges by driving SDA low
- Master defines number of 8-bit transfers (STOP)







1) 10-bit address scheme available as option



### Accesses





## I2C – STM32F4xxx



### I<sup>2</sup>C Registers



### Base addresses of 3 I2C blocks

| #define | I2C1 | ((reg_i2c_t *) 0x40005400) |
|---------|------|----------------------------|
| #define | I2C2 | ((reg_i2c_t *) 0x40005800) |
| #define | I2C3 | ((reg_i2c_t *) 0x40005c00) |

# I2C - STM32F4xxx



## Register Bits

| I2C_CR                                                                                   | 1 I <sup>2</sup> C control register 1                                                                                                                                                                           |
|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SWRST<br>ALERT<br>PEC<br>POS<br>ACK<br>STOP<br>START<br>NOSTRE<br>ENGC<br>ENPEC<br>ENARP | Software reset SMBus alert Packet error checking Acknowledge / PEC Position Acknowledge enable Stop generation Start generation ETCH Clock stretching disable (slave) General call enable PEC enable ARP enable |
| SMBTYF                                                                                   | PE SMBus type (device vs. host)                                                                                                                                                                                 |
| NOSTRE                                                                                   | ETCH Clock stretching disable (slave)                                                                                                                                                                           |
| ENGC<br>ENPEC<br>ENARP                                                                   | General call enable PEC enable ARP enable                                                                                                                                                                       |

| I2C_CR2                                                    | I <sup>2</sup> C control register 2                                                                                                    |  |
|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|
| LAST<br>DMAEN<br>ITBUFEN<br>ITEVEN<br>ITERREN<br>FREQ[5:0] | DMA last transfer DMA requests enable Buffer interrupt enable Event interrupt enable Error interrupt enable Peripheral clock frequency |  |

| I2C_DR  | I <sup>2</sup> C data register 2 |  |
|---------|----------------------------------|--|
| DR[7:0] | 8-bit data register              |  |
|         |                                  |  |

| I2C_OAR1                                | I <sup>2</sup> C own address register 1                                |
|-----------------------------------------|------------------------------------------------------------------------|
| ADDMODE<br>ADD[9:8]<br>ADD[7:1]<br>ADD0 | Addressing mode (7-bit vs. 10-bit) Interface address Interface address |

| I <sup>2</sup> C own address register 2                         |
|-----------------------------------------------------------------|
| Interface address in dual adr. mode Dual addressing mode enable |
|                                                                 |

|   | I2C_SR1  | I <sup>2</sup> C status register 1   |
|---|----------|--------------------------------------|
|   |          |                                      |
|   | SMBALERT | SMBus alert                          |
|   | TIMEOUT  | Timout or Tlow error                 |
|   | PECERR   | PEC error in reception               |
|   | OVR      | Overrun/Underrun                     |
|   | AF       | Acknowledge failure                  |
|   | ARL0     | Arbitration lost (master)            |
|   | BERR     | Bus error                            |
|   | TxE      | Data register empty                  |
|   | RxNE     | Data register not empty              |
|   | STOPF    | Stop detected (slave)                |
| 1 | ADD10    | 10-bit header sent (master)          |
|   | BTF      | Byte transfer finished               |
|   | ADDR     | ADDR sent (master) / matched (slave) |
|   | SB       | Start bit (master)                   |

| I2C_SR2                                 | I <sup>2</sup> C status register 2 |  |  |
|-----------------------------------------|------------------------------------|--|--|
|                                         |                                    |  |  |
| PEC[7:0]                                | Packet error checking register     |  |  |
| DUALF                                   | Dual flag (slave)                  |  |  |
| SMBHOST                                 | SMBus host header (slave)          |  |  |
| SMBDEFAULT SMBus device default address |                                    |  |  |
|                                         | (slave)                            |  |  |
| GENCALL                                 | General call address (slave)       |  |  |
| TRA                                     | Transmitter/receiver (R/W bit)     |  |  |
| BUSY                                    | Bus busy (communication ongoing    |  |  |
|                                         | on bus)                            |  |  |
| MSL                                     | Master/slave                       |  |  |

# Comparison



| UART                              | SPI                                | I2C                                      |
|-----------------------------------|------------------------------------|------------------------------------------|
| serial ports (RS-232)             | 4-wire bus                         | 2-wire bus                               |
| TX, RX opt. control signals       | MOSI, MISO, SCLK, SS               | SCL, SDA                                 |
| point-to-point                    | point-to-multipoint                | (multi-) point-to-multi-point            |
| full-duplex                       | full-duplex                        | half-duplex                              |
| asynchronous                      | synchronous                        | synchronous                              |
| only higher layer addressing      | slave selection through SS signal  | 7/10-bit slave address                   |
| parity bit possible               | no error detection                 | no error detection                       |
| chip-to-chip, PC terminal program | chip-to-chip, on-board connections | chip-to-chip, board-to-board connections |

The three interfaces provide the lowest layer of communication and require higher level protocols to provide and interpret the transferred data.

## Conclusions



### Asynchronous Serial Interface

- Transmitter and receiver use diverging clocks
- Synchronization using start/stop bits → overhead
- Longer connections require line drivers → RS-232/RS-485

### SPI

- Master/Slave
- Synchronous full-duplex transmission (MOSI, MISO)
- Selection of device through Slave Select (SS)
- No acknowledge, no error detection
- Four modes → clock polarity and clock phase

### I2C

- Synchronous half-duplex transmission (SCL, SDA)
- 7-bit slave addresses