

# **80386DX** 32-Bit Microprocessor





**Logic Diagram** 

## **FEATURES:**

- · 32-Bit microprocessor
- Rad-Pak® radiation-hardened against natural space radiation
- Total dose hardness:
  - >100 Krad (Si), dependent upon space mission
- · Single event effect:
  - $SEL_{TH} = 37-60 \text{ MeV/mg/cm}^2$
  - $SEU_{TH} = 3.4 \text{ MeV/mg/cm}^2$
  - SEU Cross section 1E-3 cm<sup>2</sup>/bit
- Package:
  - 164 Pin Rad-Pak® quad flat pack
- 8, 16, 32-Bit data types
- 8 general purpose 32-Bit registers
- Hardware debugging support
- Very large address space:
  - 4 gigabyte physical
  - 64 terabyte Virtual
  - 4 gigabyte maximum segment size
- Integrated memory management unit
  - Virtual memory support
  - Four levels of protection
  - Fully compatible with 80C286
- · Optimized for system development
  - Pipelined instructions
  - On-chip caches support address translation
  - 32 megabytes/sec bus bandwidth

#### **DESCRIPTION:**

DDC's 80386DX high performance 32-bit

microprocessor features a geater than 100 krad (Si) total dose tolerance, dependent upon space mission. It is designed for very high performance and multitasking operating systems. The integrated memory management and protection architecture includes address translation registers, multitasking hardware and a protection mechanism to support operating systems. The 80386DX allows simultaneous running of multiple operations. In addition, the 80386DX is capable of execution at sustained rates of between 3 and 4 million instructions per second. It offers new testability and debugging features, including a self-test and direct access to the page translation cache.

DDC's patented RAD-PAK® packaging technol-

ogy incorporates radiation shielding in the microcircuit package. It eliminates the need for box shielding while providing the required radiation shielding for a lifetime in orbit or space mission. In a GEO orbit,  $R_{AD}$ - $P_{AK}$  provides greater than 100 krad (Si) radiation dose tolerance. This product is available with screening up to Class S.

TABLE 1. 80386DX PIN DESCRIPTION

| Pin                                                                                                                                                              | Symbol                                                                                                                                                | Description                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| 1-7, 9, 10, 12, 13, 16, 17, 20, 21, 24, 146-149, 152-154, 156-159, 161-163                                                                                       | A16-A11, A9, A10, A7, A8, A5, A6,<br>A3, A4, A2, A31-A28, A27-A25,<br>A23-A22, A20-A18                                                                | Address Bus                   |
| 8, 18, 19, 22, 23, 25, 28-30, 33, 36, 38-40, 47, 48, 65, 66, 68, 73, 76, 77, 82, 84, 86, 88, 103, 106, 107, 114, 125, 126, 129, 130,133, 134, 145, 155, 160, 164 | NC                                                                                                                                                    | Not Connected                 |
| 11, 15, 27, 32, 35, 43, 51, 53, 55, 57, 61, 70, 92, 95, 100, 111, 118, 122, 138, 142, 151                                                                        | V <sub>SS</sub>                                                                                                                                       | Ground                        |
| 14, 26, 31, 34, 44, 50, 52, 54, 56, 58, 62, 69, 91, 96, 99, 110, 117, 137, 141, 150,                                                                             | V <sub>cc</sub>                                                                                                                                       | Power Supply                  |
| 37                                                                                                                                                               | INTR                                                                                                                                                  | Interupt Request              |
| 41                                                                                                                                                               | NMI                                                                                                                                                   | Non-Maskable Interupt Request |
| 42                                                                                                                                                               | PEREQ                                                                                                                                                 | Processor Extension Request   |
| 45                                                                                                                                                               | ERROR                                                                                                                                                 | Error Status                  |
| 46                                                                                                                                                               | RESET                                                                                                                                                 | Reset                         |
| 49                                                                                                                                                               | BUSY                                                                                                                                                  | Busy Status                   |
| 59                                                                                                                                                               | LOCK                                                                                                                                                  | Bus Lock                      |
| 60                                                                                                                                                               | W/R                                                                                                                                                   | Write/ Read                   |
| 63                                                                                                                                                               | M/ <del>IO</del>                                                                                                                                      | Memory I/O                    |
| 64                                                                                                                                                               | D/C                                                                                                                                                   | Data Control                  |
| 67, 71, 72, 74                                                                                                                                                   | BE2, BE0, BE3, BE1                                                                                                                                    | Byte Enables                  |
| 78                                                                                                                                                               | BS16                                                                                                                                                  | Bus Size 16                   |
| 75                                                                                                                                                               | NA                                                                                                                                                    | Next Address                  |
| 79                                                                                                                                                               | HOLD                                                                                                                                                  | Bus Hold Request              |
| 80                                                                                                                                                               | CLK2                                                                                                                                                  | CPU Clock 2                   |
| 81                                                                                                                                                               | ADS                                                                                                                                                   | Address Staus                 |
| 83                                                                                                                                                               | READY                                                                                                                                                 | Bus Ready Input               |
| 85, 87, 89, 90, 93, 94, 97, 98, 102, 104, 105, 108, 109, 112, 113, 115, 116, 119, 120, 121, 123, 124, 127, 128, 131, 132, 135, 136, 139, 140, 143, 144,          | D1, D2, D4, D0, D6, D3, D8, D5, D7, D10, D9, D12, D11, D14, D13, D15, D16, D18, D17, D20, D22, D19, D24, D21, D25, D23, D27, D26, D29, D28, D31, D30, | Data Bus                      |
| 101                                                                                                                                                              | HLDA                                                                                                                                                  | Bus Hold Acknowledge          |

TABLE 2. 80386DX ABSOLUTE MAXIMUM RATINGS

| Parameter                             | Symbol                | Min  | Max                  | Unit |
|---------------------------------------|-----------------------|------|----------------------|------|
| Supply Voltage with Respect to Ground | $V_{SS}$              | -0.5 | 6.5                  | V    |
| Voltage on other pins                 |                       | -0.5 | V <sub>CC</sub> +0.5 | V    |
| Thermal Impedance                     | $\Theta_{	extsf{JC}}$ |      | 1.79                 | °C/W |
| Operating Temperature Range (Ambient) | T <sub>A</sub>        | -55  | 125                  | °C   |
| Storage Temperature Range (Ambient)   | T <sub>S</sub>        | -65  | 150                  | °C   |

## TABLE 3. DELTA LIMITS

| Parameter       | Variation                          |
|-----------------|------------------------------------|
| I <sub>cc</sub> | ±10% of specified value in Table 4 |
| I <sub>LI</sub> | ±10% of specified value in Table 4 |
| I <sub>LO</sub> | ±10% of specified value in Table 4 |

#### Table 4. 80386DX Recommended Operating Conditions

| Parameter                   | Symbol           | Min                   | Max  | Unit |
|-----------------------------|------------------|-----------------------|------|------|
| Digital Supply Voltage      | V <sub>cc</sub>  | 4.75                  | 5.25 | V    |
| Input Low Voltage           | V <sub>IL</sub>  |                       | 0.8  | V    |
| Input High Voltage          | V <sub>IH</sub>  | 2.0                   |      | V    |
| CLK2 Input Low Voltage      | V <sub>ILC</sub> |                       | 0.8  | V    |
| CLK2 Input High Voltage     | V <sub>IHC</sub> | V <sub>CC</sub> - 0.8 |      | V    |
| Operating Temperature Range | T <sub>A</sub>   | -55                   | +125 | °C   |

# TABLE 5. 80386DX DC ELECTRICAL CHARACTERISTICS

( $V_{CC}$  = +5V ±5%;  $T_A$  = -55°C to +125°C, unless otherwise specified)

| Parameter              | Symbol          | Condition                                                                                                                                                                        | Min | Max  | Unit |
|------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|
| Input Leakage Current  | I <sub>LI</sub> | All pins except $\overline{BS16}$ , PEREQ, $\overline{BUSY}$ , and $\overline{ERROR}$ $0V \le V_{IN} \le V_{CC}$                                                                 | -15 | +15  | μA   |
| Output Leakage Current | I <sub>LO</sub> | $0.45V \le V_{OUT} \le V_{CC}$                                                                                                                                                   | -15 | +15  | μA   |
| Output Low Voltage     | V <sub>OL</sub> | I <sub>OL</sub> = 4 mA: A2 - A31, D0 - D31                                                                                                                                       |     | 0.45 | V    |
|                        |                 | $I_{OL} = 5 \text{ mA}$ : $\overline{BE0} - \overline{BE3}$ , $W/\overline{R}$ , $D/\overline{C}$ , $M/\overline{IO}$ , $\overline{LOCK}$ , $\overline{ADS}$ , $\overline{HLDA}$ |     | 0.45 |      |
| Output High Voltage    | V <sub>OH</sub> | I <sub>OH</sub> = 1 mA: A2 - A31, D0 - D31                                                                                                                                       | 2.4 |      | V    |
|                        |                 | I <sub>OH</sub> = 0.9 mA: BE0 - BE3, W/R, D/C, M/IO, LOCK, ADS, HLDA                                                                                                             | 2.4 | 1    |      |

#### TABLE 5. 80386DX DC ELECTRICAL CHARACTERISTICS

( $V_{CC}$  = +5V ±5%;  $T_A$  = -55°C to +125°C, unless otherwise specified)

| Parameter                             | Symbol           | Condition                           | Min | Max  | Unit |
|---------------------------------------|------------------|-------------------------------------|-----|------|------|
| Power Supply Current                  | I <sub>cc</sub>  | CLK2 = 32 MHz with 16 MHz Processor |     | 460  | mA   |
|                                       |                  | CLK2 = 32 MHz with 20 MHz Processor |     | 550  |      |
|                                       |                  | CLK2 = 32 MHz with 25 MHz Processor |     | 680  |      |
| Input Leakage Current                 | I <sub>IH</sub>  | PEREQ Pin <sup>1</sup>              |     | 200  | μA   |
|                                       | I <sub>IL</sub>  | BS16, BUSY, ERROR Pins <sup>2</sup> |     | -400 | μA   |
| CLK2 Capacitance <sup>3</sup>         | C <sub>CLK</sub> | F <sub>C</sub> = 1 MHz              |     | 20   | pF   |
| Input or I/O Capacitance <sup>1</sup> | C <sub>IN</sub>  | F <sub>C</sub> = 1 MHz              |     | 20   | pF   |
| Output Capacitance <sup>1</sup>       | C <sub>OUT</sub> | F <sub>C</sub> = 1 MHz              |     | 25   | pF   |

- 1.  $V_{IH} = 2.4V$ . PEREQ input has an internal pulldown resistor.
- 2.  $V_{II} = 0.45V$ .  $\overline{BS16}$ ,  $\overline{BUSY}$  and  $\overline{ERROR}$  inputs have an internal pulldown resistor.
- 3. Guaranteed by design.

# TABLE 6. 80386DX AC ELECTRICAL CHARACTERISTICS

( $V_{CC}$  = +5V ±10%;  $V_{PP}$  =  $V_{SS}$ ;  $T_A$  = -55°C to +125°C, unless otherwise specified)

| Parameter                                | Symbol          | Condition                   | Min            | Max               | Unit |
|------------------------------------------|-----------------|-----------------------------|----------------|-------------------|------|
| Operating Frequency<br>-16<br>-20<br>-25 |                 | Half of CLK2 Frequency      | 4<br>4<br>4    | 16<br>20<br>25    | MHz  |
| CLK2 Period<br>-16<br>-20<br>-25         | t <sub>1</sub>  |                             | 31<br>25<br>20 | 125<br>125<br>125 | ns   |
| CLK2 High Time<br>-16<br>-20<br>-25      | t <sub>2a</sub> | at 2V                       | 9<br>8<br>7    | <br><br>          | ns   |
| CLK2 High Time <sup>1</sup> -16 -20 -25  | t <sub>2b</sub> | at (V <sub>CC</sub> - 0.8V) | 5<br>5<br>4    | <br><br>          | ns   |
| CLK2 Low Time<br>-16<br>-20<br>-25       | t <sub>3a</sub> | at 2V                       | 9<br>8<br>7    | <br><br>          | ns   |
| CLK2 Low Time <sup>1</sup> -16 -20 -25   | t <sub>3b</sub> | at (V <sub>CC</sub> - 0.8V) | 7<br>6<br>5    | <br><br>          | ns   |

# TABLE 6. 80386DX AC ELECTRICAL CHARACTERISTICS

( $V_{CC}$  = +5V ±10%;  $V_{PP}$  =  $V_{SS}$ ;  $T_A$  = -55°C to +125°C, unless otherwise specified)

| Parameter                                          | Symbol          | Condition                                                 | Min | Max | Unit |
|----------------------------------------------------|-----------------|-----------------------------------------------------------|-----|-----|------|
| CLK2 Fall Time <sup>1</sup>                        | t <sub>4</sub>  | (V <sub>CC</sub> - 0.8V) to 0.8V                          |     |     | ns   |
| -16                                                |                 |                                                           |     | 8   |      |
| -20                                                |                 |                                                           |     | 8   |      |
| -25                                                |                 |                                                           |     | 7   |      |
| CLK2 Rise Time <sup>1</sup>                        | t <sub>5</sub>  | 0.8V to (V <sub>CC</sub> - 0.8V)                          |     |     | ns   |
| -16                                                | 3               |                                                           |     | 8   |      |
| -20                                                |                 |                                                           |     | 8   |      |
| -25                                                |                 |                                                           |     | 7   |      |
| A2 - A31 Valid Delay                               | t <sub>6</sub>  | $C_L = 120pF (C_L = 50pF for 25 MHz)$                     |     |     | ns   |
| -16                                                | Ü               | ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' '                     | 4   | 36  |      |
| -20                                                |                 |                                                           | 4   | 30  |      |
| -25                                                |                 |                                                           | 4   | 21  |      |
| A2 - A31 Float Delay <sup>1, 2</sup>               | t <sub>7</sub>  |                                                           |     |     | ns   |
| -16                                                | -1              |                                                           | 4   | 40  |      |
| -20                                                |                 |                                                           | 4   | 32  |      |
| -25                                                |                 |                                                           | 4   | 30  |      |
| BEO - BE3, LOCK Valid Delay                        | t <sub>8</sub>  | $C_L = 75pF (C_L = 50pF \text{ for } 25 \text{ MHz})$     |     |     | ns   |
| -16                                                | ۰8              | C <sub>L</sub> = 75pr (C <sub>L</sub> = 50pr 10r 25 W112) | 4   | 36  | 113  |
| -20                                                |                 |                                                           | 4   | 30  |      |
| -25                                                |                 |                                                           | 4   | 24  |      |
| BEO - BE3, LOCK Float Delay <sup>1, 2</sup>        | t <sub>9</sub>  |                                                           |     |     | ns   |
| -16                                                | 19              |                                                           | 4   | 40  | 113  |
| -20                                                |                 |                                                           | 4   | 32  |      |
| -25                                                |                 |                                                           | 4   | 30  |      |
| W/R, M/IO, D/C and ADS Valid Delay                 | +               | $C_L = 75pF (C_L = 50pF \text{ for } 25 \text{ MHz})$     | 1   |     | ns   |
| -16                                                | t <sub>10</sub> | C <sub>L</sub> = 75pi (C <sub>L</sub> = 50pi 10i 25 Wi12) | 6   | 33  | 113  |
| -20                                                |                 |                                                           | 6   | 28  |      |
| -25                                                |                 |                                                           | 4   | 21  |      |
|                                                    |                 |                                                           | 4   | 21  |      |
| W/R, M/IO, D/C and ADS Float Delay <sup>1, 2</sup> | t <sub>11</sub> |                                                           | 4   | 25  | ns   |
| -16                                                |                 |                                                           | 6   | 35  |      |
| -20                                                |                 |                                                           | 6   | 30  |      |
| -25                                                |                 |                                                           | 4   | 30  |      |
| D0 - D31 Valid Delay                               | t <sub>12</sub> | $C_L = 120pF (C_L = 50pF for 25 MHz)$                     |     |     | ns   |
| -16                                                |                 |                                                           | 4   | 48  |      |
| -20                                                |                 |                                                           | 4   | 38  |      |
| -25                                                |                 |                                                           | 7   | 27  |      |
| D0 - D31 Float Delay <sup>1, 2</sup>               | t <sub>13</sub> |                                                           |     |     | ns   |
| -16                                                | -               |                                                           | 4   | 35  |      |
| -20                                                |                 |                                                           | 4   | 27  |      |
| -25                                                |                 |                                                           | 4   | 22  |      |
| HLDA Valid Delay                                   | t <sub>14</sub> | $C_L = 75pF (C_L = 50pF for 25 MHz)$                      |     |     | ns   |
| -16                                                | 14              | , , , , , , , , , , , , , , , , , , , ,                   | 6   | 323 |      |
| -20                                                |                 |                                                           | 6   | 28  |      |
| -25                                                |                 |                                                           | 4   | 22  |      |

1000557

# TABLE 6. 80386DX AC ELECTRICAL CHARACTERISTICS

( $V_{CC}$  = +5V ±10%;  $V_{PP}$  =  $V_{SS}$ ;  $T_A$  = -55°C to +125°C, unless otherwise specified)

| Parameter                 | Symbol          | Condition | Min    | Max | Unit |
|---------------------------|-----------------|-----------|--------|-----|------|
| N/A Setup Time            | t <sub>15</sub> |           |        |     | ns   |
| -16                       |                 |           | 11     |     |      |
| -20                       |                 |           | 9      |     |      |
| -25                       |                 |           | 7      |     |      |
| N/A Hold Time             | t <sub>16</sub> |           |        |     | ns   |
| -16                       |                 |           | 14     |     |      |
| -20                       |                 |           | 14     |     |      |
| -25                       |                 |           | 3      |     |      |
| BS16 Setup Time           | t <sub>17</sub> |           |        |     | ns   |
| -16                       |                 |           | 13     |     |      |
| -20                       |                 |           | 13     |     |      |
| -25                       |                 |           | 7      |     |      |
| BS16 Hold Time            | t <sub>18</sub> |           |        |     | ns   |
| -16                       |                 |           | 21     |     |      |
| -20                       |                 |           | 21     |     |      |
| -25                       |                 |           | 3      |     |      |
| READY Setup Time          | t <sub>19</sub> |           |        |     | ns   |
| -16                       | 17              |           | 21     |     |      |
| -20                       |                 |           | 12     |     |      |
| -25                       |                 |           | 9      |     |      |
| READY Hold Time           | t <sub>20</sub> |           |        |     | ns   |
| -16                       | 20              |           | 4      |     |      |
| -20                       |                 |           | 4      |     |      |
| -25                       |                 |           | 4      |     |      |
| D0 - D31 Read Setup Delay | t <sub>21</sub> |           |        |     | ns   |
| -16                       | 21              |           | 11     |     |      |
| -20                       |                 |           | 11     |     |      |
| -25                       |                 |           | 6      |     |      |
| D0 - D31 Read Hold Delay  | t <sub>22</sub> |           |        |     | ns   |
| -16                       | 22              |           | 6      |     |      |
| -20                       |                 |           | 6      |     |      |
| -25                       |                 |           | 5      |     |      |
| HOLD Setup Time           | t <sub>23</sub> |           |        |     | ns   |
| -16                       | -23             |           | 26     |     | -    |
| -20                       |                 |           | 17     |     |      |
| -25                       |                 |           | 15     |     |      |
| HOLD Hold Time            | t <sub>24</sub> |           |        |     | ns   |
| -16                       | -24             |           | 5      |     |      |
| -20                       |                 |           | 5<br>5 |     |      |
| -25                       |                 |           | 3      |     |      |
| RESET Setup Time          | t <sub>25</sub> |           |        |     | ns   |
| -16                       | 25              |           | 10     |     | 113  |
| -20                       |                 |           | 10     |     |      |
| -25                       |                 |           | 10     |     |      |

12.17.01 Rev1

1000557

All data sheets are subject to change without notice

#### TABLE 6. 80386DX AC ELECTRICAL CHARACTERISTICS

 $(V_{CC} = +5V \pm 10\%; V_{PP} = V_{SS}; T_A = -55^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise specified)

| Parameter                                  | Symbol          | Condition | Min | Max | Unit |
|--------------------------------------------|-----------------|-----------|-----|-----|------|
| RESET Hold Time                            | t <sub>26</sub> |           |     |     | ns   |
| -16                                        | 25              |           | 4   |     |      |
| -20                                        |                 |           | 4   |     |      |
| -25                                        |                 |           | 3   |     |      |
| NMI, INTR Setup Time <sup>3</sup>          | t <sub>27</sub> |           |     |     | ns   |
| -16                                        |                 |           | 16  |     |      |
| -20                                        |                 |           | 16  |     |      |
| -25                                        |                 |           | 6   |     |      |
| NMI, INTR Hold Time <sup>3</sup>           | t <sub>28</sub> |           |     |     | ns   |
| -16                                        | 20              |           | 16  |     |      |
| -20                                        |                 |           | 16  |     |      |
| -25                                        |                 |           | 6   |     |      |
| REREQ, ERROR, BUSY Setup Time <sup>3</sup> | t <sub>29</sub> |           |     |     | ns   |
| -16                                        |                 |           | 16  |     |      |
| -20                                        |                 |           | 14  |     |      |
| -25                                        |                 |           | 6   |     |      |
| REREQ, ERROR, BUSY Hold Time <sup>3</sup>  | t <sub>30</sub> |           |     |     | ns   |
| -16                                        | 30              |           | 5   |     |      |
| -20                                        |                 |           | 5   |     |      |
| -25                                        |                 |           | 5   |     |      |

- 1. Guaranteed by design.
- 2. Float condition occurs when maximum when output current becomes less than ILO in magnitude.
- 3. These inputs are allowed to be asynchronous to CLK2. The setup and hold specifications are given for testing purposes, to assure recognition within a specific CLK2 period.

FIGURE 1. AC TEST LOADS



 $C_L=120$  pF on A2-A31, D0-D31  $C_L=75$  pF on BE0#-BE3#, W/R#, M/IO#, D/C#, ADS#, LOCK#, HLDA  $C_L$  includes all parasitic capacitances.

FIGURE 2. CLK2 TIMING



FIGURE 3. INPUT SETUP AND HOLD TIME

FIGURE 4. OUTPUT VALID DELAY TIMING



FIGURE 5. WRITE DATA VALID DELAY TIMING (25 MHz)



FIGURE 6. WRITE DATA HOLD TIMING (25 MHz)



FIGURE 7. WRITE DATA VALID DELAY TIMING (20 MHz)



Figure 8. Typical Output Valid Delay Versus Load Capacitance at Maximum Operating Temperature ( $C_L = 120 \text{ pF}$ )



#### NOTE:

This graph will not be linear outside of the C<sub>L</sub> range shown.

Figure 9. Typical Output Valid Delay Versus Load Capacitance at Maximum Operating Temperature ( $C_L = 75 \text{ pF}$ )



#### NOTE:

This graph will not be linear outside of the C<sub>L</sub> range shown.

Figure 10. Typical Output Valid Delay Versus Load Capacitance at Maximum Operating Temperature ( $C_L = 50 \ pF$ )



#### NOTE:

This graph will not be linear outside of the  $C_L$  range shown.

Figure 11. Typical Output Rise Time Versus Load Capacitance at Maximum Operating Temperature



#### NOTE:

This graph will not be linear outside of the  $C_L$  range shown.

All data sheets are subject to change without notice

FIGURE 12. OUTPUT FLOAT DELAY AND HLDA AND DELAY TIMING



FIGURE 13. RESET SETUP AND HOLD TIMING, AND INTERNAL PHASE



The second internal processor phase following RESET high-to-low transition (provided  $t_{25}$  and  $t_{26}$  are met) is  $\phi 2$ .



164-PIN RAD-PAK® QUAD FLAT PACKAGE

| Symbol |           | DIMENSION |       |  |
|--------|-----------|-----------|-------|--|
|        | Min       | Nом       | Max   |  |
| А      | 0.118     | 0.132     | 0.146 |  |
| b      | 0.007     | 0.008     | 0.013 |  |
| С      | 0.004     | 0.006     | 0.009 |  |
| D      | 1.138     | 1.150     | 1.167 |  |
| D1     | 1.000 BSC |           |       |  |
| е      | 0.025 BSC |           |       |  |
| S1     | 0.013     | 0.071     |       |  |
| F1     | 0.890     | 0.895     | 0.900 |  |
| F4     | 0.880     | 0.890     | 0.899 |  |
| L      | 2.500     | 2.520     | 2.540 |  |
| L1     | 2.485     | 2.500     | 2.505 |  |
| L2     | 1.690     | 1.700     | 1.710 |  |
| A1     | 0.078     | 0.090     | 0.102 |  |
| N      | 164       |           |       |  |

Q164-01 Note: All dimensions in inches

32-Bit Microprocessor 80386DX

#### Important Notice:

These data sheets are created using the chip manufacturer's published specifications. DDC verifies functionality by testing key parameters either by 100% testing, sample testing or characterization.

The specifications presented within these data sheets represent the latest and most accurate information available to date. However, these specifications are subject to change without notice and DDC assumes no responsibility for the use of this information.

DDC's products are not authorized for use as critical components in life support devices or systems without express written approval from DDC.

Any claim against DDC must be made within 90 days from the date of shipment from DDC. DDC's liability shall be limited to replacement of defective parts.

# **Product Ordering Options**

