## 1820211062 洪子翔

# 实验四 Architecture LAB

## 安装注意要点

实验环境: Ubuntu18.04 LTS 64 位 VMware Workstation17pro

无图形化 TTY 安装: 要注意 asum.ys 和 asum.yo 在 y86code 文件下

图形化部分: 需要分别在 psim.c 和 ssim.c 注释掉 mather 的代码部分

### 运行成功截图



编写 Y86-64 简单程序, 熟悉 Y86-64 工具。

## 第一题 sum.ys

编写 Y86-64 程序 sum.ys 对链表元素进行迭代求和。您的程序应该由一些代码组成,这些代码设置栈结构,调用函数,然后停机。在这种情况下,函数应该是 Y86-64 代码 (sum\_list 函数) ,功能等同于图 1 中 C sum\_list 函数。使用以下三元素列表测试您的程序:

```
# Sample linked list
.align 8
ele1:
    .quad 0x00a
    .quad ele2
ele2:
    .quad 0x0b0
    .quad ele3
ele3:
    .quad 0xc00
    .quad 0
```

```
/* linked list element */
typedef struct ELE {
    long val;
    struct ELE *next;
} *list_ptr;

/* sum_list - Sum the elements of a linked list */
long sum_list(list_ptr ls)
{
    long val = 0;
    while (ls) {
        val += ls->val;
        ls = ls->next;
    }
    return val;
}
```

这里直接参照 sim/y86-code/asum.yo 里面的格式进行 sum\_list 的 Y86-64 汇编代码的编写,寄存器%rdi 保存参数,%rax 保存返回值。

sum.ys:

```
#name: 洪子翔
#ID: 1820211062
.pos 0
irmovq stack, %rsp # Set up stack pointer
call main # Execute main program
halt # Terminate program

# Sample linked list
.align 8
ele1:
.quad 0x00a
```

```
.quad ele2
ele2:
    .quad 0x0b0
    .quad ele3
ele3:
    .quad 0xc00
    .quad 0
main:
    irmovq ele1,%rdi
    call sum_list
    ret
sum_list:
    irmovq $0,%rax
   irmovq $8,%r8
    andq %rdi,%rdi
    jmp
           test
loop:
   mrmovq (%rdi),%r9
           %r9,%rax
   addq
   mrmovq 8(%rdi),%rdi
   andq %rdi,%rdi
test:
   jne
        loop
   ret
.pos 0x200
stack:
```

把 sum.ys 放入到 sim/y86-code,进行操作结果:

```
user@master:~/桌面/sim/y86-code$ make sum.yo
../misc/yas sum.ys
user@master:~/桌面/sim/y86-code$ cd ..
user@master:~/桌面/sim$ cd misc/
user@master:~/桌面/sim/misc$ ./yis ~/桌面/sim
sim/
        sim.tar
user@master:~/桌面/sim/misc$ ./yis ~/桌面/sim/y86-code/sum.ys
Exiting
user@master:~/桌面/sim/misc$ ./yis ~/桌面/sim/y86-code/sum.yo
Stopped in 27 steps at PC = 0x13. Status 'HLT', CC Z=1 S=0 O=0
Changes to registers:
%rax: 0x00000000000000000
                               0x00000000000000cba
       0x0000000000000000
                              0x00000000000000200
%rsp:
       0x0000000000000000
                              0x00000000000000008
%r8:
      0x0000000000000000
%г9:
                               0x00000000000000c00
Changes to memory:
0x01f0: 0x00000000000000000
                               0x000000000000005b
0x01f8: 0x00000000000000000
                               0x00000000000000013
```

可以看到返回值(%rax)是 0xcba, 正好是三个 value 相加的结果, 说明程序正确。

为了后续方便编写,这里直接创建后面需要用到的两个 ys 文件

```
ldriver.yo pipe-broken.hcl pipuser@master:~/桌面/sim/y86-code$ vim rsum.ys
ldriver.ys pipe-btfnt.hcl pipuser@master:~/桌面/sim/y86-code$ vim copy.ys
user@master:~/桌面/sim/pipe$ ./psim user@master:~/桌面/sim/y86-code$
```

## 第二题 rsum.ys

编写一个 Y86-64 程序 rsum.ys 对链表元素进行递归求和。该代码应与 sum.ys 的代码类似,但它使用一个函数 rsum\_list 递归地对一系列数字求和,如图 1 中的 C 语言函数 rsum\_list 所示。使用与测试 list.ys 相同的三元素列表测试您的程序。

```
/* linked list element */
typedef struct ELE {
   long val;
    struct ELE *next;
} *list_ptr;
/* rsum_list - Recursive version of sum_list */
long rsum_list(list_ptr ls)
{
   if (!1s)
        return 0;
   else {
        long val = ls->val;
        long rest = rsum_list(ls->next);
       return val + rest;
    }
}
```

这道题涉及到了递归,那就要对栈进行设计并维护寄存器和栈的值。与前一个函数相同,我们仍然使用寄存器%rdi保存参数,寄存器%rax保存返回结果。显而易见,我们必须维护寄存器%rax,因为如果不将其存储到栈中,递归调用的函数将覆盖其值。寄存器%rdi也是如此,但有一个不同之处,%rdi的值在递归函数开始返回后就再也不会被使用。因此,在这里,我选择不维护寄存器%rdi,而只维护寄存器%rax。

rsum.ys:

```
#name : 洪子翔
#ID: 1820211062
.pos 0
   irmovq stack,%rsp
   irmovq ele1,%rdi
   irmovq $0,%rax
   call rsum
   halt
.align 8
ele1:
    .quad 0x00a
   .quad ele2
    .quad 0x0b0
    .quad ele3
ele3:
    .quad 0xc00
    .quad 0
rsum:
   andq %rdi,%rdi
   jmp test
```

```
calc:
    pushq %rax
    mrmovq (%rdi),%rax
    mrmovq 8(%rdi),%rdi
    call rsum
    popq %r8
    addq %r8,%rax
    ret

test:
    jne calc
    ret

.pos 0x200
stack:
```

#### 结果:

```
user@master:~/桌面/sim/misc$ ./yis ~/桌面/sim/y86-code/rsum.yo
Stopped in 39 steps at PC = 0x27. Status 'HLT', CC Z=0 S=0 O=0
Changes to registers:
      0×000000000000000
                            0x00000000000000cba
0x000000000000000200
%rax:
      0×000000000000000
%rsp:
Changes to memory:
                            0x01c8: 0x0000000000000000
0x01d0: 0x00000000000000000
0x01d8: 0x0000000000000000
0x01e0: 0x0000000000000000
                              600000000000000000000a
0x01e8: 0x0000000000000000
                               0x00000000000000082
0x01f8: 0x00000000000000000
                               0x00000000000000027
```

可以看到返回值(%rax)是 0xcba, 正好是三个 value 相加的结果, 说明程序正确。

## 第三题 copy.ys

编写一个程序(copy.ys),将一个若干字构成的数据块从内存的一部分复制到另一个(非重叠区)内存区域,计算所有复制字的校验和(Xor)。

```
/* linked list element */
typedef struct ELE {
    long val;
    struct ELE *next;
} *list_ptr;

/* copy_block - Copy src to dest and return xor checksum of src */
long copy_block(long *src, long *dest, long len)
{
    long result = 0;
    while (len > 0) {
    long val = *src++;
    *dest++ = val;
    result ^= val;
    len--;
    }
    return result;
}
```

寄存器%rdi 保存参数 src, %rsi 保存参数 dest, %rdx 保存参数 len, %rax 保存返回值。

```
#name : 洪子翔
#ID : 1820211062
    .pos 0
   irmovq stack,%rsp
   call main
    halt
    .align 8
src:
    .quad 0x00a
    .quad 0x0b0
    .quad 0xc00
dest:
    .quad 0x111
    .quad 0x222
    .quad 0x333
main:
   irmovq src,%rdi
   irmovq dest,%rsi
   irmovq $3,%rdx
   call copy_block
    ret
copy_block:
    pushq %rbx
   xorq %rax,%rax
   irmovq $8,%r8
   irmovq $1,%r9
    andq %rdx,%rdx
    jle exit
loop:
    mrmovq (%rdi),%rbx
    addq %r8,%rdi
    rmmovq %rbx,(%rsi)
   addq %r8,%rsi
   xorq %rbx,%rax
   subq %r9,%rdx
    andq %rdx,%rdx
    jg loop
exit:
    popq %rbx
```

```
.pos 0x200
stack:
```

#### 结果:

```
user@master:~/桌面/sim/misc$ ./yis ~/桌面/sim/y86-code/copy.yo
Stopped in 40 steps at PC = 0x13. Status 'HLT', CC Z=1 S=0 O=0
Changes to registers:
%rax: 0x000000000000000
                            0x00000000000000cba
%rsp: 0x0000000000000000
                             0x00000000000000200
     0×0000000000000000
%rsi:
                             0x00000000000000048
0x0000000000000030
                             0x00000000000000008
                             0x00000000000000001
Changes to memory:
0x0030: 0x0000000000000111
                            0x00000000000000000
                             0x000000000000000b0
0x0038: 0x00000000000000222
                            0x0000000000000c00
0x0040: 0x0000000000000333
0x01f0: 0x00000000000000000
                            0x0000000000000006f
0x01f8: 0x00000000000000000
                             0x0000000000000013
```

可以看到校验和%rax,是对的。dest 也被改变为 src 的值,说明复制过去了。

## Part-B

在本部分中,您将在目录 sim/seq 中工作。

您在 B 部分的任务是扩展 SEQ 处理器以支持 iaddq 指令,如家庭作业问题 4.51 和 4.52 所述。要添加此指令,您将修改文件 seq-full.hcl,它实现了 CS:APP3e 教科书中描述的 SEQ 版本。此外,它还包含解决方案所需的一些常量的声明。

HCL 文件必须以注释头开始, 其中包含以下信息:

- 您的姓名和 ID。
- iaddq 指令所需计算的描述。参考 CS:APP3e 教材中图 4.18 中的 irmovq 和 OPq 描述。

根据以上提示,写出了 iaddq 在顺序实现中的计算

| 阶段    | iaddq V , rB           |
|-------|------------------------|
| 取指    | \$icode:ifun<-M1[PC]\$ |
|       | \$rA:rB<-M1[PC+1]\$    |
|       | \$valC<-M8[PC+2]\$     |
|       | \$valC<-M8[PC+2]\$     |
| 译码    | \$valB<-R[rB]\$        |
| 执行    | \$valE<-valB+valC\$    |
|       | \$Set CC\$             |
| 访存    |                        |
| 写回    | \$ R[rB]<-valE\$       |
| 更新 PC | \$ PC<-valP\$          |

明确好了各个阶段该干什么, 那就去更新各个阶段的 hcl 表达式

### 1. 取指

更新 instr\_valid, need\_regids, need\_valC, 在集合内添加 IADDQ

```
############# Fetch Stage
                              # Determine instruction code
word icode = [
      imem_error: INOP;
       1: imem_icode;
                            # Default: get from instruction memory
];
# Determine instruction function
word ifun = [
       imem_error: FNONE;
       1: imem_ifun;  # Default: get from instruction memory
];
bool instr_valid = icode in
       { INOP, IHALT, IRRMOVQ, IIRMOVQ, IRMMOVQ, IMRMOVQ,
              IOPQ, IJXX, ICALL, IRET, IPUSHQ, IPOPQ, IIADDO);
# Does fetched instruction require a regid byte?
bool need regids =
       icode in { IRRMOVQ, IOPQ, IPUSHQ, IPOPQ,
                   IIRMOVO, IRMMOVO, IMRMOVO, IIADDO);
# Does fetched instruction require a constant word?
bool need_valC =
       icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ, IJXX, ICALL, IIADDO};
```

### 2. 译码与写回

更新 srcB, dstE

```
############ Decode Stage
                               ## What register should be used as the A source?
word srcA = \Gamma
        icode in { IRRMOVQ, IRMMOVQ, IOPQ, IPUSHQ } : rA;
       icode in { IPOPQ, IRET } : RRSP;
1 : RNONE; # Don't need register
];
## What register should be used as the B source?
word srcB = [
       icode in { IOPQ, IRMMOVQ, IMRMOVQ, IIADDQ} : rB;
       icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
1 : RNONE; # Don't need register
1;
## What register should be used as the E destination?
word dstE = [
       icode in { IRRMOVQ } && Cnd : rB;
       icode in { IIRMOVQ, IOPQ_IIADDO} : rB;
icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
1 : RNONE; # Don't write any register
];
## What register should be used as the M destination?
word dstM = [
        icode in { IMRMOVQ, IPOPQ } : rA;
       1 : RNONE; # Don't write any register
  3. 执行
更新 aluA, aluB, set cc
############# Execute Stage
                                 ## Select input A to ALU
word aluA = [
        icode in { IRRMOVQ, IOPQ } : valA;
        icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ, IIADDO} : valC;
        icode in { ICALL, IPUSHQ } : -8;
        icode in { IRET, IPOPQ } : 8;
        # Other instructions don't need ALU
];
## Select input B to ALU
word aluB = [
        icode in { IRMMOVQ, IMRMOVQ, IOPQ, ICALL,
                       IPUSHQ, IRET, IPOPQ, IIADDO] : valB;
        icode in { IRRMOVQ, IIRMOVQ } : 0;
        # Other instructions don't need ALU
];
## Set the ALU function
word alufun = [
        icode == IOPO : ifun;
        1 : ALUADD;
];
## Should the condition codes be updated?
bool set_cc = icode in { IOPQ };
访存跟更新 PC 都不需要进行更改
完整代码:
 #name : 洪子翔
 #ID : 1820211062
 #/* $begin seq-all-hcl */
 # HCL Description of Control for Single Cycle Y86-64 Processor SEQ
 # Copyright (C) Randal E. Bryant, David R. O'Hallaron, 2010
```

```
## Your task is to implement the iaddg instruction
## The file contains a declaration of the icodes
## for iaddq (IIADDQ)
## Your job is to add the rest of the logic to make it work
C Include's. Don't alter these
quote '#include <stdio.h>'
quote '#include "isa.h"'
quote '#include "sim.h"'
quote 'int sim_main(int argc, char *argv[]);'
quote 'word_t gen_pc(){return 0;}'
quote 'int main(int argc, char *argv[])'
quote ' {plusmode=0;return sim_main(argc,argv);}'
Declarations. Do not change/remove/delete any of these
##### Symbolic representation of Y86-64 Instruction Codes ############
wordsig INOP
            'I NOP'
wordsig IHALT 'I_HALT'
wordsig IRRMOVQ 'I_RRMOVQ'
wordsig IIRMOVQ 'I_IRMOVQ'
wordsig IRMMOVQ 'I_RMMOVQ'
wordsig IMRMOVQ 'I_MRMOVQ'
wordsig IOPQ 'I_ALU'
wordsig IJXX 'I_JMP'
wordsig ICALL 'I_CALL'
wordsig IRET 'I_RET'
wordsig IPUSHQ 'I_PUSHQ'
wordsig IPOPQ 'I_POPQ'
# Instruction code for iaddg instruction
wordsig IIADDQ 'I_IADDQ'
##### Symbolic represenations of Y86-64 function codes
                                                          #####
wordsig FNONE 'F_NONE' # Default function code
##### Symbolic representation of Y86-64 Registers referenced explicitly #####
            'REG_RSP' # Stack Pointer
wordsig RRSP
wordsig RNONE 'REG_NONE'
                        # Special value indicating "no register"
##### ALU Functions referenced explicitly
                                                        #####
wordsig ALUADD 'A_ADD' # ALU should add its arguments
##### Possible instruction status values
                                                        #####
wordsig SAOK 'STAT_AOK' # Normal execution
wordsig SADR
             'STAT_ADR' # Invalid memory address
            'STAT_INS' # Invalid instruction
wordsig SINS
wordsig SHLT 'STAT_HLT' # Halt instruction encountered
##### Signals that can be referenced by control logic ###################
##### Fetch stage inputs
                          #####
```

```
wordsig pc 'pc' # Program counter
##### Fetch stage computations #####
wordsig imem_icode 'imem_icode'  # icode field from instruction memory
wordsig imem_ifun 'imem_ifun'  # ifun field from instruction memory
wordsig icode 'icode' # Instruction control code
wordsig ifun 'ifun' # Instruction function
wordsig rA 'ra' # rA field from instruction
wordsig rB 'rb' # rB field from instruction
wordsig rB 'rb'  # rB field from instruction
wordsig valC 'valc'  # Constant from instruction
wordsig valP 'valp'  # Address of following instruction
boolsig imem_error 'imem_error' # Error signal from instruction memory
boolsig instr_valid 'instr_valid' # Is fetched instruction valid?
##### Decode stage computations #####
wordsig valA 'vala' # Value from register A port
wordsig valB 'valb' # Value from register B port
##### Execute stage computations #####
wordsig valE 'vale' # Value computed by ALU
                   # Branch test
boolsig Cnd 'cond'
##### Memory stage computations #####
wordsig valM 'valm' # Value read from memory
boolsig dmem_error 'dmem_error'  # Error signal from data memory
Control Signal Definitions.
# Determine instruction code
word icode = \Gamma
    imem_error: INOP;
    1: imem_icode;  # Default: get from instruction memory
];
# Determine instruction function
word ifun = [
   imem_error: FNONE;
    1: imem_ifun;  # Default: get from instruction memory
];
bool instr_valid = icode in
    { INOP, IHALT, IRRMOVQ, IIRMOVQ, IRMMOVQ, IMRMOVQ,
          IOPQ, IJXX, ICALL, IRET, IPUSHQ, IPOPQ, IIADDQ};
# Does fetched instruction require a regid byte?
bool need_regids =
    icode in { IRRMOVQ, IOPQ, IPUSHQ, IPOPQ,
            IIRMOVQ, IRMMOVQ, IMRMOVQ, IIADDQ};
# Does fetched instruction require a constant word?
bool need_valc =
    icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ, IJXX, ICALL, IIADDQ};
```

```
## What register should be used as the A source?
word srcA = [
   icode in { IRRMOVQ, IRMMOVQ, IOPQ, IPUSHQ } : rA;
   icode in { IPOPQ, IRET } : RRSP;
   1 : RNONE; # Don't need register
];
## What register should be used as the B source?
word srcB = [
   icode in { IOPQ, IRMMOVQ, IMRMOVQ, IIADDQ} : rB;
   icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
   1 : RNONE; # Don't need register
];
## What register should be used as the E destination?
word dstE = [
   icode in { IRRMOVQ } && Cnd : rB;
   icode in { IIRMOVQ, IOPQ, IIADDQ} : rB;
   icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
   1 : RNONE; # Don't write any register
];
## What register should be used as the M destination?
word dstM = [
   icode in { IMRMOVQ, IPOPQ } : rA;
   1 : RNONE; # Don't write any register
];
## Select input A to ALU
word aluA = \Gamma
   icode in { IRRMOVQ, IOPQ } : valA;
   icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ, IIADDQ} : valc;
   icode in { ICALL, IPUSHQ } : -8;
   icode in { IRET, IPOPQ } : 8;
   # Other instructions don't need ALU
];
## Select input B to ALU
word aluB = [
   icode in { IRMMOVQ, IMRMOVQ, IOPQ, ICALL,
            IPUSHQ, IRET, IPOPQ, IIADDQ} : valB;
   icode in { IRRMOVQ, IIRMOVQ } : 0;
   # Other instructions don't need ALU
];
## Set the ALU function
word alufun = \Gamma
   icode == IOPQ : ifun;
   1 : ALUADD;
];
## Should the condition codes be updated?
bool set_cc = icode in { IOPQ, IIADDQ};
```

```
## Set read control signal
bool mem_read = icode in { IMRMOVQ, IPOPQ, IRET };
## Set write control signal
bool mem_write = icode in { IRMMOVQ, IPUSHQ, ICALL };
## Select memory address
word mem_addr = [
   icode in { IRMMOVQ, IPUSHQ, ICALL, IMRMOVQ } : vale;
   icode in { IPOPQ, IRET } : valA;
   # Other instructions don't need address
];
## Select memory input data
word mem_data = [
   # Value from register
   icode in { IRMMOVQ, IPUSHQ } : valA;
   # Return PC
   icode == ICALL : valp;
   # Default: Don't write anything
];
## Determine instruction status
word Stat = [
   imem_error || dmem_error : SADR;
   !instr_valid: SINS;
   icode == IHALT : SHLT;
   1 : SAOK;
];
## What address should instruction be fetched at
word new_pc = [
   # Call. Use instruction constant
   icode == ICALL : valc;
   # Taken branch. Use instruction constant
   icode == IJXX && Cnd : valc;
   # Completion of RET instruction. Use value from stack
   icode == IRET : valM;
   # Default: Use incremented PC
   1 : valP;
];
#/* $end seq-all-hcl */
```

## 测试结果正确性

## 简单测试

```
naster:~/桌面/sim/seq$ make VERSION=full
# Building the seq-full.hcl version of SEQ
 ../misc/hcl2c -n seq-full.hcl <seq-full.hcl >seq-full.c
gcc -Wall -O2 -isystem /usr/include/tcl8.5 -I../misc -DHAS_GUI -o ssim \
seq-full.c ssim.c ../misc/isa.c -L/usr/lib -ltk8.5 -ltcl8.5 -lm
user@master:~/桌面/sim/seq$ ./ssim -t ../y86-code/asumi.yo
Y86-64 Processor: seq-full.hcl
 137 bytes of code read
IF: Fetched irmovq at 0x0. ra=----, rb=%rsp, valC = 0x100
IF: Fetched call at 0xa. ra=----, rb=----, valC = 0x38
Wrote 0x13 to address 0xf8
IF: Fetched irmovq at 0x38. ra=---, rb=%rdi, valC = 0x18
IF: Fetched irmovq at 0x42. ra=---, rb=%rsi, valC = 0x4
IF: Fetched call at 0x4c. ra=----, rb=----, valC = 0x56
Wrote 0x55 to address 0xf0
Wrote 0x55 to address 0xf0

IF: Fetched xorq at 0x56. ra=%rax, rb=%rax, valC = 0x0

IF: Fetched andq at 0x58. ra=%rsi, rb=%rsi, valC = 0x0

IF: Fetched jmp at 0x5a. ra=----, rb=----, valC = 0x83

IF: Fetched jne at 0x83. ra=----, rb=----, valC = 0x63

IF: Fetched mrmovq at 0x63. ra=%r10, rb=%rdi, valC = 0x0

IF: Fetched addq at 0x6f. ra=----, rb=%rdi, valC = 0x8

IF: Fetched iaddq at 0x79. ra=----, rb=%rsi, valC = 0x8

IF: Fetched ine at 0x83. ra=----, rb=%rsi, valC = 0x63
IF: Fetched ine at 0x83. ra=---, rb=----, valC = 0x63

IF: Fetched mrmovq at 0x63. ra=%r10, rb=%rdi, valC = 0x0

IF: Fetched addq at 0x64. ra=%r10, rb=%rdi, valC = 0x0
32 instructions executed
Status = HLT
Condition Codes: Z=1 S=0 O=0
Changed Register State:
%rax: 0x0000000000000000
                                                      0x0000abcdabcdabcd
             0x00000000000000000
                                                      0x0000000000000100
%rsp:
%rdi: 0x00000000000000000
                                                      0x0000000000000038
%r10: 0x00000000000000000
                                                      0x0000a000a000a000
Changed Memory State:
0x00f0: 0x00000000000000000
                                                      0x000000000000055
0x00f8: 0x00000000000000000
                                                      0x00000000000000013
ISA Check Succeeds
user@master:~/桌面/sim/seq$
```

成功!

## 基准程序自动测试

```
user@naster:-/桌面/sin/y86-code$ make testssin
../sea/ssin -t asum.yo > asum.seq
./sea/ssin -t asum.yo > asum.seq
./sea/ssin -t cf.yo > cf.seq
./sea/ssin -t cf.yo > j-cc.seq
./sea/ssin -t poptest.yo > poptest.seq
./sea/ssin -t poptest.yo > poptest.seq
./sea/ssin -t pushtest.yo > pushtuestion.seq
./sea/ssin -t progl.yo > progl.seq
```

#### 全部诵讨

## 大量回归测试

```
入け(「) 墲犸(C) 互目(V) 技系(>) 绞‰(I) 形助(□)
user@master:~/桌面/sim/ptest$ make SIM=../seq/ssim
./optest.pl -s ../seq/ssim
Simulating with ../seq/ssim
 All 49 ISA Checks Succeed
./jtest.pl -s ../seq/ssim
Simulating with ../seq/ssim
 All 64 ISA Checks Succeed
./ctest.pl -s ../seq/ssim
Simulating with ../seq/ssim
 All 22 ISA Checks Succeed
./htest.pl -s ../seq/ssim
Simulating with ../seq/ssim
 All 600 ISA Checks Succeed
user@master:~/桌面/sim/ptest$ make SIM=../seq/ssim TFLAGS=-i
./optest.pl -s ../seq/ssim -i
Simulating with ../seq/ssim
 All 58 ISA Checks Succeed
./jtest.pl -s ../seq/ssim -i
Simulating with ../seq/ssim
 All 96 ISA Checks Succeed
./ctest.pl -s ../seq/ssim -i
Simulating with ../seq/ssim
 All 22 ISA Checks Succeed
./htest.pl -s ../seq/ssim -i
Simulating with ../seq/ssim
 All 756 ISA Checks Succeed
user@master:~/桌面/sim/ptest$
```

#### 全部通过

我在 ssim 上面出现了很多问题,重装了几次还是一样的结果,不是 std 就是 full 跑不动,说找不到地址,参考 lexue 上的文本在 seq 下使用以下语句才成功通过,一开始还一直以为 seq-full.hcl 里写错了

## Part-C

在本部分中,您将在目录 sim/pipe 中工作。

以下图中的 ncopy 函数将 len 元素整数数组 src 复制到一个不重叠的 dst, 重新计算 src 中包含的正整数数。

```
#include <stdio.h>
typedef word_t word_t;
word_t src[8], dst[8];
 /* $begin ncopy */
 * ncopy - copy src to dst, returning number of positive ints * contained in src array.
word_t ncopy(word_t *src, word_t *dst, word_t len)
      word_t count = 0;
word_t val;
      while (len > 0) {
    val = *src++;
    *dst++ = val;
    if (val > 0)
                 count++;
           len--;
      return count;
 /* $end ncopy */
 int main()
      word_t i, count;
     for (i=0; i<8; i++)
    src[i]= i+1;
count = ncopy(src, dst, 8);
printf ("count=%d\n", count);</pre>
      exit(0);
```

```
Sbegin ncopy-vs
ncopy.ys - Copy a src block of len words to dst.
 Return the number of positive words (>0) contained in src.
 Include your name and ID here.
 Describe how and why you modified the baseline code.
Function prologue.
 %rdi = src, %rsi = dst, %rdx = len
ncopy:
You can modify this portion
      # Loop header
     xorq %rax,%rax
andq %rdx,%rdx
                        # count = 0;
      jle Done
                        # if so, goto Done:
     mrmovq (%rdi), %r10
rmmovq %r10, (%rsi)
andq %r10, %r10
Loop:
                        # read val from src...
      jle Npos
                        # if so, goto Npos:
     irmovq $1, %r10
addq %r10, %rax
irmovq $1, %r10
                         # count++
Npos:
      subq %r10, %rdx
                         # len--
      irmovq $8, %r10
     addq %r10, %rdi
addq %r10, %rsi
andq %rdx,%rdx
                        # dst++
      jg Loop
Do not modify the following section of code
 Function epilogue.
Done:
      ret
Keep the following label at the end of your function
End:
#/* $end ncopy-ys */
                                                                         全部
"ncopy.ys" 44L, 1331C
```

在 C 部分中,您的任务是修改 ncopy.ys 和 pipe-full.hcl,以创建 ncopy。让我们尽可能快地运行。测试了一下默认版本的,CPE 平均为 15.18,和文档写的一样,只是熟悉下流程。文档中写道他们最好的版本平均为 7.48。得到满分需要将 CPE 降至 7.5 以下

## 实现 iaddq

需修改 pipe-full.hcl, iaddq 实现和 Part-B 种实现的一样,直接上代码修改部分

1. 取值部分

```
# Is instruction valid?
bool instr_valid = f_icode in
       IOPQ, IJXX, ICALL, IRET, IPUSHQ, IPOPQ, IIADDQ);
# Determine status code for fetched instruction
word f_stat = [
       imem error: SADR;
       !instr_valid : SINS;
       f_icode == IHALT : SHLT;
       1 : SAOK;
1:
# Does fetched instruction require a regid byte?
bool need_regids =
       f_icode in { IRRMOVQ, IOPQ, IPUSHQ, IPOPQ,
                   IIRMOVQ, IRMMOVQ, IMRMOVQ, IIADDO};
# Does fetched instruction require a constant word?
bool need_valC =
       f_icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ, IJXX, ICALL, IIADDQ};
# Predict next value of PC
word f_predPC = [
       f_icode in { IJXX, ICALL } : f_valC;
```

### 2. 译码阶段

```
## What register should be used as the A source?
word d srcA = [
       D_icode in { IRRMOVQ, IRMMOVQ, IOPQ, IPUSHQ } : D_rA;
        D_icode in { IPOPQ, IRET } : RRSP;
        1 : RNONE; # Don't need register
];
## What register should be used as the B source?
word d_srcB = [
        D_icode in { IOPQ, IRMMOVQ, IMRMOVQ , IIADDQ} : D_rB;
        D_icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
        1: RNONE; # Don't need register
11:
## What register should be used as the E destination?
word d_dstE = [
        D_icode in { IRRMOVQ, IIRMOVQ, IOPQ, IIADDQ} : D_rB;
D_icode in { IPUSHQ, IPOPQ, ICALL, IRET } : RRSP;
        1 : RNONE; # Don't write any register
];
## What register should be used as the M destination?
word d_dstM = [
        D_icode in { IMRMOVQ, IPOPQ } : D_rA;
        1 : RNONE; # Don't write any register
```

### 3. 执行阶段

```
## Select input A to ALU
word aluA = [
       E_icode in { IRRMOVQ, IOPQ } : E_valA;
E_icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ , IIADDQ} : E_valC;
       E_icode in { ICALL, IPUSHQ } : -8;
E_icode in { IRET, IPOPQ } : 8;
# Other instructions don't need ALU
];
## Select input B to ALU
word aluB = [
       # Other instructions don't need ALU
];
## Set the ALU function
word alufun = [
        E_icode == IOPQ : E_ifun;
        1 : ALUADD;
];
## Should the condition codes be updated?
bool set_cc = (E_icode == IOPQ || E_icode == <u>IIADDQ)</u> &&
        # State changes only during normal operation
        !m_stat in { SADR, SINS, SHLT } && !W_stat in { SADR, SINS, SHLT };
## Generate valA in execute stage
word e_valA = E_valA;  # Pass valA through stage
## Set dstE to RNONE in event of not-taken conditional move
word e_dstE = [
       E_icode == IRRMOVQ && !e_Cnd : RNONE;
       1 : E_dstE;
```

跟 Part-B 一样,其余的部分不需要更改

进行测试

记得一定也要换成 full

```
Cycle 45. CC=Z=1 S=0 O=0, Stat=AOK
F: predPC = 0x15
Cycle 46. CC=Z=1 S=0 O=0, Stat=AOK
F: predPC = 0x16
D: instr = halt, rA = ----, rB = ----, valC = 0x0, valP = 0x16, Stat = HLT
E: instr = halt, valC = 0x0, valA = 0x0, valB = 0x0
srcA = ----, srcB = ----, dstE = ----, dstM = ----, Stat = HLT
M: instr = halt, Cnd = 1, valE = 0x0, valA = 0x0
   dstE = ----, dstM = ----, Stat = HLT
W: instr = nop, valE = 0x0, valM = 0x0, dstE = ----, dstM = ----, Stat = BUB

Fetch: f_pc = 0x16, imem_instr = halt, f_instr = halt

Execute: ALU: + 0x0 0x0 --> 0x0
Cycle 47. CC=Z=1 S=0 O=0, Stat=AOK
F: predPC = 0x17
D: instr = halt, rA = \cdots, rB = \cdots, valC = 0x0, valP = 0x17, Stat = HLT
E: instr = halt, valC = 0x0, valA = 0x0, valB = 0x0
srcA = ----, srcB = ----, dstE = ----, dstM = ----, Stat = HLT
M: instr = nop, Cnd = 0, valE = 0x0, valA = 0x0
    dstE = ----, dstM = ----, Stat = BUB
W: instr = halt, valE = 0x0, valM = 0x0, dstE = ----, dstM = ----, Stat = HLT
    Fetch: f_pc = 0x17, imem_instr = halt, f_instr = halt
        Execute: ALU: + 0x0 0x0 --> 0x0
48 instructions executed
Status = HLT
Condition Codes: Z=1 S=0 O=0
Changed Register State:
%rax: 0x0000000000000000
                                          0x0000abcdabcdabcd
%rsp:
         0x0000000000000000
                                         0x00000000000000100
%rdi:
          0x00000000000000000
                                         0x00000000000000038
         0x00000000000000000
                                         0x0000a000a000a000
%r10:
Changed Memory State:
0x00f0: 0x00000000000000000
                                         0x0000000000000055
0x00f8: 0x00000000000000000
                                         0x00000000000000013
ISA Check Succeeds
CPI: 44 cycles/32 instructions = 1.38 user@master:~/桌面/sim/pipe$
```

```
user@master:~/桌面/sim/ptest$ make SIM=../pipe/psim TFLAGS=-i
./optest.pl -s ../pipe/psim -i
Simulating with ../pipe/psim
 All 58 ISA Checks Succeed
./jtest.pl -s ../pipe/psim -i
Simulating with ../pipe/psim
 All 96 ISA Checks Succeed
 /ctest.pl -s ../pipe/psim -i
Simulating with ../pipe/psim
 All 22 ISA Checks Succeed
./htest.pl -s ../pipe/psim -i
Simulating with ../pipe/psim
 All 756 ISA Checks Succeed
user@master:~/桌面/sim/ptest$ make SIM=../pipe/psim
./optest.pl -s ../pipe/psim
Simulating with ../pipe/psim
 All 49 ISA Checks Succeed
 /jtest.pl -s ../pipe/psim
Simulating with ../pipe/psim
All 64 ISA Checks Succeed
./ctest.pl -s ../pipe/psim
Simulating with ../pipe/psim
 All 22 ISA Checks Succeed
./htest.pl -s ../pipe/psim
Simulating with ../pipe/psim
All 600 ISA Checks Succeed user@master:~/桌面/sim/ptest$
```

## 优化

首先, 开始尝试优化并熟悉流程, 把以下代码

```
irmovq $1, %r10
addq %r10, %rax
```

#### 转换成

```
iaddq $1,%rax
```

```
#/* $begin ncopy-ys */
# ncopy.ys - Copy a src block of len words to dst.
# Return the number of positive words (>0) contained in src.
# Include your name and ID here.
# Describe how and why you modified the baseline code.
# Do not modify this portion
# Function prologue.
# %rdi = src, %rsi = dst, %rdx = len
# You can modify this portion
      # Loop header
      # Loop neader
xorq %rax,%rax # count = 0;
andq %rdx,%rdx # len <= 0?
ile Done # if so, goto Done:
     xorq %rax,%rax
Loop:
      mrmovq (%rdi), %r10  # read val from src...

rmmovq %r10, (%rsi)  # ...and store it to dst
andq %r10, %r10  # val <= 0?
jle Npos  # if so, goto Npos:
      iaddq $1, %rax
                        # count++
Npos:
      iaddq $-1, %rdx
                       # len--
# src++
      # Do not modify the following section of code
# Function epilogue.
Done:
# Keep the following label at the end of your function
#/* $end ncopy-ys */
```

根据文档每次修改 ncopy.ys, 可以通过键入重建驱动程序

```
user@master:~/桌面/sim/pipe$ make drivers
./gen-driver.pl -n 4 -f ncopy.ys > sdriver.ys
../misc/yas sdriver.ys
./gen-driver.pl -n 63 -f ncopy.ys > ldriver.ys
../misc/yas ldriver.ys
user@master:~/桌面/sim/pipe$
```

### 将构造一下两个有用的驱动程序:

- sdriver.yo:一种小型驱动程序,它在带有 4 个元素的小数组上测试 ncopy 函数。如果您的解决方案是正确的,那么这个程序将在复制 src 数组后在寄存器%rax 中以 2 的值停止。
- Idriver.yo:一个大型驱动程序,它在带有 63 个元素的较大数组上测试一个 ncopy 函数。如果您的解决方案是正确的,那么在复制 src 数组之后,这个程序将在寄存器%rax 中的值为 31 (0x1f)时停止

#### linux > ./psim -t sdriver.yo

```
Execute: ALU: & 0x0 0x0 --> 0x0
67 instructions executed
Status = HLT
Condition Codes: Z=1 S=0 O=0
Changed Register State:
%rax:
        0x00000000000000000
                                 0x000000000000000002
        0×00000000000000000
                                 0x0000000000000170
%rsp:
%rsi:
       0x00000000000000000
                                 0x0000000000000000e8
       0x0000000000000000
%rdi:
                                 0x000000000000000b8
%r10: 0x00000000000000000
                                 0xffffffffffffc
Changed Memory State:
0x00c8: 0x0000000000cdefab
                                 0xffffffffffffff
0x00d0: 0x0000000000cdefab
                                 0x000000000000000002
0x00d8: 0x0000000000cdefab
                                 0x00000000000000003
0x00e0: 0x0000000000cdefab
                                 0xffffffffffffc
0x0168: 0x0000000000000000
                                 0x00000000000000031
ISA Check Succeeds
CPI: 63 cycles/\frac{48}{48} instruction\frac{s}{1} = 1.31
```

#### 测试正确

用大的 63 元素数组 (Idriver.yo) 测试解决方案

```
linux > ./psim -t ldriver.yo
```

```
0x03b8: 0x0000000000cdefab
                               0xfffffffffffdd
0x03c0: 0x0000000000cdefab
                               0x00000000000000024
0x03c8: 0x0000000000cdefab
                               0x00000000000000025
0x03d0: 0x0000000000cdefab
                               0xfffffffffffda
0x03d8: 0x0000000000cdefab
                               0xffffffffffffd9
                               0xfffffffffffd8
0x03e0: 0x0000000000cdefab
                               0xffffffffffffd7
0x03e8: 0x0000000000cdefab
0x03f0: 0x0000000000cdefab
                               0x0000000000000002a
0x03f8: 0x0000000000cdefab
                               0x00000000000000002b
0x0400: 0x0000000000cdefab
                               0x00000000000000002c
0x0408: 0x0000000000cdefab
                               0x00000000000000002d
0x0410: 0x0000000000cdefab
                               0xfffffffffffd2
                               0xffffffffffffd1
0x0418: 0x0000000000cdefab
                               0xfffffffffffd0
0x0420: 0x0000000000cdefab
                               0xfffffffffffffffff
0x0428: 0x0000000000cdefab
0x0430: 0x00000000000cdefab
                               0xfffffffffffce
0x0438: 0x0000000000cdefab
                               0x00000000000000033
0x0440: 0x0000000000cdefab
                               0x00000000000000034
                               0xfffffffffffcb
0x0448: 0x0000000000cdefab
0x0450: 0x0000000000cdefab
                               0x0000000000000036
0x0458: 0x0000000000cdefab
                               0x00000000000000037
0x0460: 0x0000000000cdefab
                               0xfffffffffffc8
0x0468: 0x0000000000cdefab
                               0x00000000000000039
0x0470: 0x0000000000cdefab
                               0x000000000000003a
0x0478: 0x00000000000cdefab
                               0x00000000000000003b
0x0480: 0x0000000000cdefab
                               0x000000000000003c
0x0488: 0x0000000000cdefab
                               0xfffffffffffc3
0x0490: 0x0000000000cdefab
                               0x0000000000000003e
0x0498: 0x0000000000cdefab
                               0xffffffffffffc1
0x0520: 0x00000000000000000
                               0x0000000000000031
ISA Check Succeeds
CPI: 740 cycles/608 instructions = 1.22
```

### 测试正确

#### 再进行其他的测试

使用 ISA 模拟器在块长度范围内测试代码。Perl 脚本 correctness.pl 生成的驱动程序文件块长度从 0 到某个限制(默认值为 65),再加上一些更大的块长度。它模拟它们(默认情况下使用 YIS),并检查结果。它生成一个报告,显示每个块长度的状态:

```
60
         0K
61
        OK
62
        OK
63
        OK
64
        OK
        OK
128
192
        OK
256
        OK
68/68 pass correctness test
```

### 正常

在基准程序上测试管道模拟器。一旦你的模拟器能够正确地执行 sdriver.ys 和 ldriver.ys,你应该在.../y86-code 中测试 Y86-64 基准程序:

```
linux > (cd ../y86-code; make testpsim)
```

```
user@master:~/桌面/sim/pipe$ (cd ../y86-code;make testpsim)
../pipe/psim -t asum.yo > asum.pipe
../pipe/psim -t asumr.yo > asumr.pipe
../pipe/psim -t cjr.yo > cjr.pipe
../pipe/psim -t j-cc.yo > j-cc.pipe
../pipe/psim -t poptest.yo > poptest.pipe
../pipe/psim -t pushquestion.yo > pushquestion.pipe
../pipe/psim -t pushtest.yo > pushtest.pipe

../pipe/psim -t prog1.yo > prog1.pipe

../pipe/psim -t prog2.yo > prog2.pipe
../pipe/psim -t prog3.yo > prog3.pipe
../pipe/psim -t prog4.yo > prog4.pipe
../pipe/psim -t prog5.yo > prog5.pipe
../pipe/psim -t prog6.yo > prog6.pipe
../pipe/psim -t prog7.yo > prog7.pipe
../pipe/psim -t prog8.yo > prog8.pipe
../pipe/psim -t ret-hazard.yo > ret-hazard.pipe
grep "ISA Check" *.pipe
asum.pipe:ISA Check Succeeds
asumr.pipe:ISA Check Succeeds
cjr.pipe:ISA Check Succeeds
j-cc.pipe:ISA Check Succeeds
poptest.pipe:ISA Check Succeeds
prog1.pipe:ISA Check Succeeds
prog2.pipe:ISA Check Succeeds
prog3.pipe:ISA Check Succeeds
prog4.pipe:ISA Check Succeeds
prog5.pipe:ISA Check Succeeds
prog6.pipe:ISA Check Succeeds
prog7.pipe:ISA Check Succeeds
prog8.pipe:ISA Check Succeeds
pushquestion.pipe:ISA Check Succeeds
pushtest.pipe:ISA Check Succeeds
ret-hazard.pipe:ISA Check Succeeds
rm asum.pipe asumr.pipe cjr.pipe j-cc.pipe poptest.pipe pushquestion.pipe pushtest.pipe prog1.pip
e prog2.pipe prog3.pipe prog4.pipe prog5.pipe prog6.pipe prog7.pipe prog8.pipe ret-hazard.pipe
```

#### 测试成功

使用大量回归测试测试管道模拟器。一旦可以正确地执行基准测试程序,就应该使用.../ptest 中的回归测试来检查它。例如,如果您的解决方案实现了 iaddq 指令,那么

```
linux > (cd ../ptest;make SIM=../pipe/psim TFLAGS=-i)
```

```
user@master:~/桌面/sim/pipe$ (cd ../ptest;make SIM=../pipe/psim TFLAGS=-i)
./optest.pl -s ../pipe/psim -i
Simulating with ../pipe/psim
All 58 ISA Checks Succeed
./jtest.pl -s ../pipe/psim -i
Simulating with ../pipe/psim
All 96 ISA Checks Succeed
./ctest.pl -s ../pipe/psim -i
Simulating with ../pipe/psim
All 22 ISA Checks Succeed
./htest.pl -s ../pipe/psim -i
Simulating with ../pipe/psim -i
Simulating with ../pipe/psim -i
Simulating with ../pipe/psim -i
Simulating with ../pipe/psim
All 756 ISA Checks Succeed
user@master:~/桌面/sim/pipe$
```

#### 测试成功

使用流水线模拟器在一定范围的块长度上测试代码。最后,您可以在管道模拟器上运行与前面使用 ISA 模拟器所做的相同的代码测试

```
linux > ./correctness.pl -p
```

```
192 OK
256 OK
68/68 pass correctness test
user@master:~/桌面/sim/pipe$
```

## 计算 CPE 值

```
linux > ./benchmark.pl
```

```
64 753 11.77
Average CPE 12.70
Score 0.0/60.0
```

发现现在还是 0 分,以上是我进行 Part-3 的整体流程

本题最核心的是实现对循环内指令并行度的提升,经过不断地调整,调整的核心是使用第五章优化程序的循环方法为基础进行测试变更,最终终于得到 CPE: 7.49 的成绩

### 最终代码

```
# Loop header
                        #判断是否有10个数(含)以上
    iaddq $-10,%rdx
    jl remain
Loop:
   mrmovq (%rdi), %r8
   mrmovq 8(%rdi),%r9
    rmmovq %r8, (%rsi)
    rmmovq %r9,8(%rsi)
    andq %r8, %r8
    jle two
    iaddq $1,%rax
two:
    andq %r9,%r9
    jle three
    iaddq $1, %rax
three:
   mrmovq 16(%rdi),%r8
    mrmovq 24(%rdi),%r9
    rmmovq %r8,16(%rsi)
    rmmovq %r9,24(%rsi)
    andq %r8,%r8
    jle four
   iaddq $1,%rax
four:
    andq %r9,%r9
    jle five
    iaddq $1,%rax
five:
    mrmovq 32(%rdi),%r8
    mrmovq 40(%rdi),%r9
    rmmovq %r8,32(%rsi)
    rmmovq %r9,40(%rsi)
    andq %r8,%r8
    jle six
    iaddq $1,%rax
six:
    andq %r9,%r9
    jle seven
    iaddq $1,%rax
seven:
   mrmovq 48(%rdi),%r8
   mrmovq 56(%rdi),%r9
    rmmovq %r8,48(%rsi)
    rmmovq %r9,56(%rsi)
    andq %r8,%r8
    jle eight
    iaddq $1,%rax
eight:
```

```
andq %r9,%r9
    jle nine
   iaddq $1,%rax
nine:
   mrmovq 64(%rdi),%r8
   mrmovq 72(%rdi),%r9
   rmmovq %r8,64(%rsi)
   rmmovq %r9,72(%rsi)
   andq %r8,%r8
    jle ten
   iaddq $1,%rax
ten:
    andq %r9,%r9
   jle Npos
   iaddq $1,%rax
Npos:
   iaddq $80, %rdi
                           #src+10
   iaddq $80, %rsi
                          #dst+10
   iaddq $-10, %rdx
                              #下一轮循环
   jge Loop
remain:
                           #剩余的
   iaddq $7,%rdx
   jl left
                           #1en<3
                           #1en>3
   jg right
                           #1en==3
   je remain3
left:
   iaddq $2,%rdx
                           #len==1
   je remain1
   iaddq $-1,%rdx
                           #1en==2
    je remain2
                           #1en==0
   ret
right:
   iaddq $-3,%rdx
                           #1en<=6
   jg rightRight
   je remain6
                           #1en==6
   iaddq $1,%rdx
   je remain5
                           #1en==5
   jmp remain4
                           #1en==4
rightRight:
   iaddq $-2,%rdx
    jl remain7
   je remain8
remain9:
   mrmovq 64(%rdi),%r8
   andq %r8,%r8
    rmmovq %r8,64(%rsi)
remain8:
```

```
mrmovq 56(%rdi),%r8
    jle remain82
    iaddq $1,%rax
remain82:
   rmmovq %r8,56(%rsi)
   andq %r8,%r8
remain7:
   mrmovq 48(%rdi),%r8
    jle remain72
   iaddq $1,%rax
remain72:
    rmmovq %r8,48(%rsi)
   andq %r8,%r8
remain6:
   mrmovq 40(%rdi),%r8
    jle remain62
   iaddq $1,%rax
remain62:
    rmmovq %r8,40(%rsi)
   andq %r8,%r8
remain5:
   mrmovq 32(%rdi),%r8
    jle remain52
   iaddq $1,%rax
remain52:
    rmmovq %r8,32(%rsi)
   andq %r8,%r8
remain4:
   mrmovq 24(%rdi),%r8
    jle remain42
   iaddq $1,%rax
remain42:
   rmmovq %r8,24(%rsi)
   andq %r8,%r8
remain3:
   mrmovq 16(%rdi),%r8
   jle remain32
   iaddq $1,%rax
remain32:
    rmmovq %r8,16(%rsi)
   andq %r8,%r8
remain2:
   mrmovq 8(%rdi),%r8
    jle remain22
   iaddq $1,%rax
remain22:
    rmmovq %r8,8(%rsi)
    andq %r8,%r8
remain1:
   mrmovq (%rdi),%r8
    jle remain12
   iaddq $1,%rax
remain12:
    rmmovq %r8,(%rsi)
   andq %r8,%r8
    jle Done
    iaddq $1,%rax
```

## CPE 计算

```
62 390 6.29
63 394 6.25
64 410 6.41
Average CPE 7.49
Score 60.0/60.0
user@master:~/桌面/sim/pipe$
```

成功!!!