











#### TPS7B6925-Q1, TPS7B6933-Q1, TPS7B6950-Q1

SLVSCJ8B-NOVEMBER 2014-REVISED JANUARY 2015

# TPS7B69xx-Q1 High-Voltage Ultra-Low IQ Low-Dropout Regulator

#### 1 Features

- · Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C
     Ambient Operating Temperature Range
  - Device HBM ESD Classification Level 2
  - Device CDM ESD Classification Level C4B
- 4 to 40-V Wide V<sub>I</sub> Input Voltage Range With up to 45-V Transient
- Maximum Output Current: 150 mA
- Low Quiescent Current (I<sub>O</sub>):
  - 15 μA Typical at Light Loads
  - 25 µA Maximum Under Full Temperature
- 450-mV Typical Low Dropout Voltage at 100 mA Load Current
- Stable With Low ESR Ceramic Output Capacitor (2.2 to 100 μF)
- Fixed 2.5-V, 3.3-V, and 5-V Output Voltage Options
- Integrated Fault Protection:
  - Thermal Shutdown
  - Short-Circuit Protection
- Packages:
  - 4-Pin SOT-223 Package
  - 5-Pin SOT-23 Package

## 2 Applications

- Automotive
- Infotainment Systems With Sleep Mode
- Always-On Battery Applications
  - Door Modules
  - Remote Keyless-Entry Systems
  - Immobilizers

### 3 Description

The TPS7B69xx-Q1 device is a low-dropout linear regulator designed for up to 40-V  $V_{\rm I}$  operations. With only 15- $\mu$ A (typical) quiescent current at light load, the device is suitable for standby microcontrol-unit systems especially in automotive applications.

The devices feature an integrated short-circuit and overcurrent protection. The TPS7B69xx-Q1 device operates over a -40°C to 125°C temperature range. Because of these features, the TPS7B6925-Q1, TPS7B6933-Q1, and TPS7B6950-Q1 devices are well suited in power supplies for various automotive applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER                  | PACKAGE     | BODY SIZE (NOM)   |
|------------------------------|-------------|-------------------|
| TPS7B6925-Q1                 | SOT-223 (4) | 6.50 mm × 3.50 mm |
| TPS7B6933-Q1<br>TPS7B6950-Q1 | SOT-23 (5)  | 2.90 mm × 1.60 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

# 4 Typical Application Schematic





## **Table of Contents**

| 1 | Enatures 4                           |    | 8.3 Feature Description              | 10 |
|---|--------------------------------------|----|--------------------------------------|----|
| • | Features 1                           |    | 8.4 Device Functional Modes          |    |
| 2 | Applications 1                       |    |                                      |    |
| 3 | Description 1                        | 9  | Application and Implementation       | 12 |
| 4 | Typical Application Schematic 1      |    | 9.1 Application Information          | 12 |
| 5 | Revision History2                    |    | 9.2 Typical Application              | 12 |
| 6 | Pin Configuration and Functions      | 10 | Power Supply Recommendations         | 14 |
| 7 | Specifications4                      | 11 | Layout                               | 14 |
| • | 7.1 Absolute Maximum Ratings 4       |    | 11.1 Layout Guidelines               | 14 |
|   | 7.2 ESD Ratings                      |    | 11.2 Layout Example                  |    |
|   | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support     | 15 |
|   | 7.4 Thermal Information              |    | 12.1 Documentation Support           | 15 |
|   | 7.5 Electrical Characteristics       |    | 12.2 Related Links                   | 15 |
|   | 7.6 Typical Characteristics          |    | 12.3 Trademarks                      | 15 |
| 8 | Detailed Description 10              |    | 12.4 Electrostatic Discharge Caution | 15 |
| • | 8.1 Overview                         |    | 12.5 Glossary                        | 15 |
|   | 8.2 Functional Block Diagram         | 13 | Mechanical, Packaging, and Orderable |    |
|   | 0.2 Turiotional block biagram        |    | Information                          | 15 |
|   |                                      |    |                                      |    |

# 5 Revision History

| Changes from Revision A (December 2014) to Revision B                             | Page |
|-----------------------------------------------------------------------------------|------|
| Changed the TPS7B6933-Q1 device status from Product Preview to Production Data    | 1    |
| Added the TPS7B6933-Q1 device test results to the Typical Characteristics section | 6    |
| Changes from Original (November 2014) to Revision A                               | Page |
| Changed the device status from Product Preview to Production Data                 | 1    |



# 6 Pin Configuration and Functions





#### Pin Functions

| PIN  |         |        |      |                            |  |  |
|------|---------|--------|------|----------------------------|--|--|
| NAME | NO.     |        | TYPE | DESCRIPTION                |  |  |
|      | SOT-223 | SOT-23 |      |                            |  |  |
| GND  | 2       | 3      | G    |                            |  |  |
| GND  | 4       | 4      | G    | Ground reference           |  |  |
| IN   | 1       | 1      | Р    | Input power-supply voltage |  |  |
| NC   | _       | 2      | _    | Not connected pin          |  |  |
| OUT  | 3       | 5      | Р    | Output voltage             |  |  |

Copyright © 2014–2015, Texas Instruments Incorporated Product Folder Links: TPS7B6925-Q1 TPS7B6933-Q1 TPS7B6950-Q1



### 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                       |                         |  | MIN  | MAX | UNIT |
|---------------------------------------|-------------------------|--|------|-----|------|
| Unregulated input voltage             | IN <sup>(2)(3)(4)</sup> |  | -0.3 | 45  | V    |
| Regulated output voltage              | OUT <sup>(2)(3)</sup>   |  | -0.3 | 7   | V    |
| Operating junction temperature ra     | nge, T <sub>J</sub>     |  | -40  | 150 | °C   |
| Storage temperature, T <sub>stg</sub> |                         |  |      |     | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to the GND terminal.

### 7.2 ESD Ratings

|                    |  |                                              |                                                         | VALUE | UNIT          |
|--------------------|--|----------------------------------------------|---------------------------------------------------------|-------|---------------|
| V <sub>(ESD)</sub> |  | Human body model (HBM), per AEC Q            | ±2000                                                   |       |               |
|                    |  | Charged device model (CDM) nor               | Other pins                                              | ±500  | V             |
| * (ESD)            |  | Charged device model (CDM), per AEC Q100-011 | Corner pins (4 pin: 1, 3, and 4; 5 pin: 1, 3, 4, and 5) | ±750  | <b>,</b><br>I |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                              | MIN   | MAX | UNIT |
|-------------------|----------------------------------------------|-------|-----|------|
| VI                | Unregulated input voltage                    | 4     | 40  | V    |
| Vo                | Output voltage                               | 0     | 5.5 | V    |
| Co                | Output capacitor requirements <sup>(1)</sup> | 2.2   | 100 | μF   |
| ESR <sub>CO</sub> | Output ESR requirements (2)                  | 0.001 | 2   | Ω    |
| TJ                | Operating junction temperature range         | -40   | 150 | °C   |

<sup>(1)</sup> The output capacitance range specified in this table is the effective value.

#### 7.4 Thermal Information

|                       | THERMAL METRIC(1)(2)                         | DCY    | DBV    | LINUT |
|-----------------------|----------------------------------------------|--------|--------|-------|
|                       | THERMAL METRIC <sup>(1)(2)</sup>             | 4 PINS | 5 PINS | UNIT  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 64.2   | 210.4  |       |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 46.8   | 126.1  |       |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 13.3   | 38.4   | °C/W  |
| ΨЈТ                   | Junction-to-top characterization parameter   | 6.3    | 16     |       |
| ΨЈВ                   | Junction-to-board characterization parameter | 13.2   | 37.5   |       |

<sup>(1)</sup> The thermal data is based on the JEDEC standard high-K profile, JESD 51-7, 2s2p four layer board with 2-oz copper. The copper pad is soldered to the thermal land pattern. Also correct attachment procedure must be incorporated.

Product Folder Links: TPS7B6925-Q1 TPS7B6933-Q1 TPS7B6950-Q1

<sup>3)</sup> Absolute negative voltage on these pins must not to go below -0.3 V.

<sup>(4)</sup> Absolute maximum voltage, withstands 45 V for 200 ms.

<sup>(2)</sup> Relevant ESR value at f = 10 kHz.

<sup>(2)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



### 7.5 Electrical Characteristics

 $V_{IN}$  = 14 V, 1 m $\Omega$  < ESR < 2  $\Omega$ ,  $T_J$  = -40°C to 150 °C (unless otherwise noted)

|                           | PARAMETER                         | TEST CONDITIONS                                                                                             | MIN  | TYP | MAX   | UNIT |
|---------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------|------|-----|-------|------|
| SUPPLY \                  | OLTAGE AND CURRENT (IN            | )                                                                                                           |      |     | '     |      |
|                           |                                   | Fixed 2.5-V output, I <sub>O</sub> = 1 mA                                                                   | 4    |     | 40    |      |
| VI                        | Input voltage                     | Fixed 3.3-V output, I <sub>O</sub> = 1 mA                                                                   | 4    |     | 40    | V    |
|                           |                                   | Fixed 5-V output, I <sub>O</sub> = 1 mA                                                                     | 5.5  |     | 40    |      |
| IQ                        | Quiescent current                 | Fixed 2.5-V and 3.3-V version, $V_I = 4$ to 40 V,<br>Fixed 5-V version, $V_I = 5.5$ to 40 V, $I_O = 0.2$ mA |      | 15  | 25    | μΑ   |
| 17                        | INI                               | Ramp V <sub>I</sub> up until the output turns on                                                            | 3.65 |     |       | V    |
| $V_{IN(UVLO)}$            | IN undervoltage detection         | Ramp V <sub>I</sub> down until the output turns OFF                                                         |      |     | 3     | V    |
| <b>REGULAT</b>            | TED OUTPUT (OUT)                  |                                                                                                             |      |     |       |      |
| Vo                        |                                   | Fixed 2.5-V version, $V_I = 4$ to 40 V, $I_O = 1$ to 150 mA                                                 | -3%  |     | 3%    |      |
|                           | Regulated output                  | Fixed 3.3-V version, $V_I = 5$ to 40 V, $I_O = 1$ to 150 mA                                                 | -3%  |     | 3%    |      |
|                           |                                   | Fixed 5-V version, $V_I = 6.5$ to 40 V, $I_O = 1$ to 150 mA                                                 | -3%  |     | 3%    |      |
| $\Delta V_{O(\Delta VI)}$ | Line regulation                   | $V_I = 6$ to 40 V, $\Delta V_O$ , $I_O = 10$ mA                                                             |      |     | 10    | mV   |
| $\Delta V_{O(\Delta IL)}$ | Load regulation                   | $I_O = 1$ to 150 mA, $\Delta V_O$                                                                           |      |     | 20    | mV   |
|                           |                                   | Fixed 2.5-V version, $V_I - V_O$ , $I_O = 50 \text{ mA}$                                                    |      |     | 1.575 | V    |
|                           |                                   | Fixed 2.5-V version, $V_I - V_O$ , $I_O = 100 \text{ mA}$                                                   |      |     |       | V    |
| $V_{DROP}$                | Dropout voltage                   | Fixed 3.3-V version, $V_I - V_O$ , $I_O = 50 \text{ mA}$                                                    |      |     | 799   |      |
| V DROP                    | Dropout voltage                   | Fixed 3.3-V version, $V_I - V_O$ , $I_O = 100 \text{ mA}$                                                   |      |     | 800   | mV   |
|                           |                                   | Fixed 5-V version, $V_I - V_O$ , $I_O = 50 \text{ mA}$                                                      |      | 220 | 400   | IIIV |
|                           |                                   | Fixed 5-V version, $V_I - V_O$ , $I_O = 100 \text{ mA}$                                                     |      | 450 | 800   |      |
| Io                        | Output current                    | V <sub>O</sub> in regulation                                                                                | 0    |     | 150   | mA   |
| I <sub>OCL</sub>          | Output current-limit              | OUT short to ground                                                                                         | 150  |     | 500   | mA   |
| PSRR                      | Power supply ripple rejection (1) | $V_{rip} = 0.5 V_{pp}$ , Load = 10 mA, $f = 100 Hz$ , $C_O = 2.2 \mu F$                                     |      | 60  |       | dB   |
| OPERATI                   | NG TEMPERATURE RANGE              |                                                                                                             |      |     |       |      |
| T <sub>sd</sub>           | Junction shutdown temperature     |                                                                                                             |      | 175 |       | °C   |
| T <sub>hys</sub>          | Hysteresis of thermal shutdown    |                                                                                                             |      | 25  |       | °C   |

<sup>(1)</sup> Design Information—Not tested, ensured by characterization.

Copyright © 2014–2015, Texas Instruments Incorporated

Submit Documentation Feedback



### 7.6 Typical Characteristics





### **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2014–2015, Texas Instruments Incorporated



### **Typical Characteristics (continued)**





#### 8 Detailed Description

#### 8.1 Overview

The TPS7B69xx-Q1 high-voltage linear regulator operates over a 4-V to 40-V input voltage range. The device has an output current capability of 150 mA and offers fixed output voltages of 2.5 V (TPS7B6925-Q1), 3.3 V (TPS7B6933-Q1) or 5 V (TPS7B6950-Q1). The device features a thermal shutdown and short-circuit protection to prevent damage during over-temperature and overcurrent conditions.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Input (IN)

The IN pin is a high-voltage-tolerant pin. A capacitor with a value higher than 0.1 µF is recommended to be connected close to this pin to better the transient performance.

#### 8.3.2 Output (OUT)

The OUT pin is the regulated output based on the required voltage. The output has current limitation. During the initial power up, the regulator has a soft start incorporated to control the initial current through the pass element and the output capacitor.

In the event that the regulator drops out of regulation, the output tracks the input minus a drop based on the load current. When the input voltage drops below the UVLO threshold, the regulator shuts down until the input voltage recovers above the minimum startup level.

#### 8.3.3 Output Capacitor Selection

For stable operation over the full temperature range and with load currents up to 150 mA, use a capacitor with an effective value between 2.2  $\mu$ F and 100  $\mu$ F and ESR smaller than 2  $\Omega$ . To better the load transient performance, an output capacitor, such as a ceramic capacitor with low ESR, is recommended.

#### 8.3.4 Low-Voltage Tracking

At low input voltages, the regulator drops out of regulation and the output voltage tracks input minus a voltage based on the load current  $(I_L)$  and switch resistor. This tracking allows for a smaller input capacitor and can possibly eliminate the need for a boost converter during cold-crank conditions.

Submit Documentation Feedback

Copyright © 2014–2015, Texas Instruments Incorporated



#### **Feature Description (continued)**

#### 8.3.5 Thermal Shutdown

The TPS7B69xx-Q1 family of devices incorporates a thermal-shutdown (TSD) circuit as a protection from overheating. For continuous normal operation, the junction temperature should not exceed the TSD trip point. If the junction temperature exceeds the TSD trip point, the output turns off. When the junction temperature falls below the TSD trip point minus the hysteresis of TSD, the output turns on again. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.

The purpose of the design of the internal protection circuitry of the TPS7B69xx-Q1 family of devices is for protection against overload conditions, not as a replacement for proper heat-sinking. Continuously running the TPS7B69xx-Q1 family of devices into thermal shutdown degrades device reliability.

#### 8.4 Device Functional Modes

### 8.4.1 Operation With V<sub>I</sub> Less Than 4 V

The TPS7B69xx-Q1 family of devices operates with input voltages above 4 V. The maximum UVLO voltage is 3 V and the device operates at an input voltage above 4 V. The device can also operate at lower input voltages; no minimum UVLO voltage is specified. At input voltages below the actual UVLO, the device shuts down.

### 8.4.2 Operation With V<sub>I</sub> Greater Than 4 V

When  $V_I$  is greater than 4 V, if the input voltage is higher than  $V_O$  plus the dropout voltage, the output voltage is equal to the set value. Otherwise, the output voltage is equal to  $V_I$  minus the dropout voltage.

Product Folder Links: TPS7B6925-Q1 TPS7B6933-Q1 TPS7B6950-Q1



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The TPS7B69xx-Q1 family of devices is a 150-mA low-dropout linear regulator designed for up to 40-V  $V_1$  operation with only 15- $\mu$ A quiescent current at light loads. Use the PSpice transient model to evaluate the base function of the device. To download the PSpice transient model, go to the device product folder on www.Tl.com. In addition to this model, specific evaluation modules (EVM) are available for these devices. For the EVM and the EVM user guide, go to the device product folder.

### 9.2 Typical Application

Figure 25 shows the typical application circuit for the TPS7B69xx-Q1 family of devices. Based on the end-application, different values of external components can be used. An application can require a larger output capacitor during fast load steps to achieve better load transient response. TI recommends a low-ESR ceramic capacitor with a dielectric of type X5R or X7R for better load transient response.



Figure 25. Typical Application Schematic for TPS7B69xx-Q1

#### 9.2.1 Design Requirements

For this design example, use the parameters listed in Table 1.

**Table 1. Design Parameters** 

| DESIGN PARAMETER           | EXAMPLE VALUES             |
|----------------------------|----------------------------|
| Input voltage range        | 4 to 40 V                  |
| Output voltage             | 2.5 V, 3.3 V, 5 V          |
| Output current rating      | 150 mA                     |
| Output capacitor range     | 2.2 to 100 μF              |
| Output capacitor ESR range | 1 m $\Omega$ to 2 $\Omega$ |

#### 9.2.2 Detailed Design Procedure

To begin the design process, determine the following:

- Input voltage range
- Output Voltage
- Output current rating

Submit Documentation Feedback

Copyright © 2014–2015, Texas Instruments Incorporated



#### 9.2.2.1 Input Capacitor

The device requires an input decoupling capacitor, the value of which depends on the application. The typical recommend value for the decoupling capacitor is higher than 0.1 µF. The voltage rating must be greater than the maximum input voltage.

#### 9.2.2.2 Output Capacitor

The device requires an output capacitor to stabilize the output voltage. The output capacitor value should be between 2.2  $\mu$ F and 100  $\mu$ F. The ESR value range should be between 1 m $\Omega$  and 2  $\Omega$ . TI recommends a ceramic capacitor with low ESR to improve the load transient response.

#### 9.2.2.3 Power Dissipation and Thermal Considerations

Use Equation 1 to calculate the power dissipated in the device.

$$P_D = I_O \times (V_I - V_O) + I_Q \times V_I$$

where

- P<sub>D</sub> = continuous power dissipation
- I<sub>O</sub> = output current
- V<sub>I</sub> = input voltage

• 
$$V_O$$
 = output voltage (1)

Because  $I_O \ll I_O$ , the term  $I_O \times V_I$  in Equation 1 can be ignored.

For a device under operation at a given ambient air temperature  $(T_A)$ , use Equation 2 to calculate the junction temperature  $(T_J)$ .

$$T_J = T_A + (Z_{\theta JA} \times P_D)$$

where

Use Equation 3 to calculate the rise in junction temperature because of power dissipation.

$$\Delta T = T_J - T_A = (Z_{\theta JA} \times P_D) \tag{3}$$

For a given maximum junction temperature  $(T_{Jmax})$ , use Equation 4 to calculate the maximum ambient air temperature  $(T_{Amax})$  at which the device can operate.

$$T_{Amax} = T_{Jmax} - (Z_{\theta JA} \times P_D) \tag{4}$$

#### 9.2.3 Application Curve



 $C_0 = 2.2 \,\mu\text{F}, 400 \,\mu\text{s/div}$ 

Figure 26. Power Up (5 V)



### 10 Power Supply Recommendations

The device is designed to operate from an input-voltage supply range between 4 V and 40 V. This input supply must be well regulated. If the input supply is located more than a few inches from the TPS7B69xx-Q1 device, TI recommends adding an electrolytic capacitor with a value of 10 µF and a ceramic bypass capacitor at the input.

### 11 Layout

#### 11.1 Layout Guidelines

For the layout of TPS7B69xx-Q1 family of devices, place the input and output capacitors close to the devices as shown in Figure 27 and Figure 28. To enhance the thermal performance, TI recommends surrounding the device with some vias.

Minimize equivalent series inductance (ESL) and ESR to maximize performance and ensure stability. Place every capacitor as close as possible to the device and on the same side of the PCB as the regulator.

Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. TI strongly discourages the use of long traces because they can impact system performance negatively and even cause instability.

If possible, and to ensure the maximum performance specified in this product data sheet, use the same layout pattern used for the TPS7B69xx-Q1 evaluation board.

### 11.2 Layout Example



Figure 27. Layout Example for SOT-223 Package

4 Submit Documentation Feedback



#### **Layout Example (continued)**



Figure 28. Layout Example for SOT-23 Package

### 12 Device and Documentation Support

### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following: TPS7B6950EVM User's Guide, SLVUACO.

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS        | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|--------------|----------------|--------------|---------------------|---------------------|---------------------|
| TPS7B6925-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |
| TPS7B6933-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |
| TPS7B6950-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 12.3 Trademarks

All trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2014–2015, Texas Instruments Incorporated

Submit Documentation Feedback





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| TPS7B6925QDBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | ZBE2                 | Samples |
| TPS7B6925QDCYRQ1 | ACTIVE | SOT-223      | DCY                | 4    | 2500           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 125   | 7B6925               | Samples |
| TPS7B6933QDBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | ZBF2                 | Samples |
| TPS7B6933QDCYRQ1 | ACTIVE | SOT-223      | DCY                | 4    | 2500           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 125   | 7B6933               | Samples |
| TPS7B6950QDBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | ZAZ2                 | Samples |
| TPS7B6950QDCYRQ1 | ACTIVE | SOT-223      | DCY                | 4    | 2500           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 125   | 7B6950               | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



### PACKAGE OPTION ADDENDUM

10-Dec-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS7B69-Q1:

Catalog: TPS7B69

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

PACKAGE MATERIALS INFORMATION

www.ti.com 24-Apr-2020

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7B6925QDBVRQ1 | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS7B6925QDCYRQ1 | SOT-223         | DCY                | 4 | 2500 | 330.0                    | 12.4                     | 7.05       | 7.4        | 1.9        | 8.0        | 12.0      | Q3               |
| TPS7B6933QDBVRQ1 | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS7B6933QDCYRQ1 | SOT-223         | DCY                | 4 | 2500 | 330.0                    | 12.4                     | 7.05       | 7.4        | 1.9        | 8.0        | 12.0      | Q3               |
| TPS7B6950QDBVRQ1 | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS7B6950QDCYRQ1 | SOT-223         | DCY                | 4 | 2500 | 330.0                    | 12.4                     | 7.05       | 7.4        | 1.9        | 8.0        | 12.0      | Q3               |

www.ti.com 24-Apr-2020



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS7B6925QDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 190.0       | 190.0      | 30.0        |  |
| TPS7B6925QDCYRQ1 | SOT-223      | DCY             | 4    | 2500 | 340.0       | 340.0      | 38.0        |  |
| TPS7B6933QDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 190.0       | 190.0      | 30.0        |  |
| TPS7B6933QDCYRQ1 | SOT-223      | DCY             | 4    | 2500 | 340.0       | 340.0      | 38.0        |  |
| TPS7B6950QDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |  |
| TPS7B6950QDCYRQ1 | SOT-223      | DCY             | 4    | 2500 | 340.0       | 340.0      | 38.0        |  |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### DCY (R-PDSO-G4)

#### PLASTIC SMALL-OUTLINE



NOTES: A. All linear dimensions are in millimeters (inches).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion.

D. Falls within JEDEC TO-261 Variation AA.

# DCY (R-PDSO-G4)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil recommendations. Refer to IPC 7525 for stencil design considerations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated