### TABLE OF CONTENTS

| 1 | GE           | GENERAL DESCRIPTION1                                                                                          |   |  |  |  |  |  |  |  |
|---|--------------|---------------------------------------------------------------------------------------------------------------|---|--|--|--|--|--|--|--|
| 2 | FE           | FEATURES2                                                                                                     |   |  |  |  |  |  |  |  |
| 3 | OR           | ORDERING INFORMATION2                                                                                         |   |  |  |  |  |  |  |  |
| 4 | BL           | BLOCK DIAGRAM3                                                                                                |   |  |  |  |  |  |  |  |
| 5 | DIE          | E ARRANGEMENT                                                                                                 | 4 |  |  |  |  |  |  |  |
| 6 | PIN          | I DESCRIPTION                                                                                                 | 8 |  |  |  |  |  |  |  |
|   | 6.1          | RES                                                                                                           | 8 |  |  |  |  |  |  |  |
|   | 6.2          | PS0-2                                                                                                         | 8 |  |  |  |  |  |  |  |
|   | 6.3          | <u>cs</u>                                                                                                     | 8 |  |  |  |  |  |  |  |
|   | 6.4          | D/ C                                                                                                          | 8 |  |  |  |  |  |  |  |
|   | 6.5          | R/W (WR)                                                                                                      | 8 |  |  |  |  |  |  |  |
|   | 6.6          | E( RD )                                                                                                       | 8 |  |  |  |  |  |  |  |
|   | 6.7          | D <sub>0</sub> -D <sub>15</sub>                                                                               | 8 |  |  |  |  |  |  |  |
|   | 6.8          | OSC1                                                                                                          |   |  |  |  |  |  |  |  |
|   | 6.9<br>6.10  | DV <sub>DD</sub> , AV <sub>DD</sub>                                                                           |   |  |  |  |  |  |  |  |
|   | 6.11         | V <sub>DD</sub>                                                                                               |   |  |  |  |  |  |  |  |
|   | 6.12         | DV <sub>SS</sub> , AV <sub>SS</sub>                                                                           | 9 |  |  |  |  |  |  |  |
|   | 6.13         | V <sub>ss</sub>                                                                                               | 9 |  |  |  |  |  |  |  |
|   | 6.14         | V <sub>CI</sub>                                                                                               |   |  |  |  |  |  |  |  |
|   | 6.15         | V <sub>CC</sub>                                                                                               |   |  |  |  |  |  |  |  |
|   | 6.16<br>6.17 | C <sub>1P</sub> , C <sub>1N</sub> , C <sub>3P</sub> , C <sub>2P</sub> , C <sub>2N</sub> , and C <sub>4P</sub> |   |  |  |  |  |  |  |  |
|   |              |                                                                                                               |   |  |  |  |  |  |  |  |

|   | 6.18 | V <sub>EXT</sub>                                                                                                                                  | 9    |
|---|------|---------------------------------------------------------------------------------------------------------------------------------------------------|------|
|   | 6.19 | V <sub>L7</sub> , V <sub>L6</sub> , V <sub>L5</sub> , V <sub>L4</sub> , V <sub>L3</sub> and V <sub>L2</sub>                                       | 9    |
|   | 6.20 | COM0 - COM159                                                                                                                                     | . 10 |
|   | 6.21 | SEG0 - SEG127                                                                                                                                     | . 10 |
|   | 6.22 | C <sub>AP</sub> , C <sub>AN</sub> , C <sub>BP</sub> , C <sub>BN</sub> , C <sub>CP</sub> , C <sub>CN</sub> , C <sub>DP</sub> , and C <sub>DN</sub> | . 10 |
|   | 6.23 | N/C                                                                                                                                               | . 10 |
| 7 | FU   | NCTIONAL BLOCK DESCRIPTIONS                                                                                                                       | . 11 |
|   | 7.1  | Command Decoder and Command Interface                                                                                                             | . 11 |
|   | 7.2  | MPU Parallel 6800-series Interface                                                                                                                | .11  |
|   | 7.3  | MPU Parallel 8080-series Interface                                                                                                                | . 11 |
|   | 7.4  | MPU Serial 4-wire Interface                                                                                                                       | . 12 |
|   | 7.5  | MPU Serial 3-wire interface                                                                                                                       | . 12 |
|   | 7.6  | Graphic Display Data RAM (GDDRAM)                                                                                                                 | . 12 |
|   | 7.7  | Oscillator Circuit                                                                                                                                | . 12 |
|   | 7.8  | LCD Driving Voltage Generator and Regulator                                                                                                       | . 13 |
|   | 7.9  | 288 Bit Latch                                                                                                                                     | . 13 |
|   | 7.10 | Level selector                                                                                                                                    | . 14 |
|   | 7.11 | HV Buffer Cell (Level Shifter)                                                                                                                    | . 14 |
|   | 7.12 | Default Setting after Reset                                                                                                                       | . 15 |
|   | 7.13 | Command Table                                                                                                                                     | . 22 |
|   | 7.14 | Read Status Byte                                                                                                                                  | . 25 |
|   | 7.15 | Data Read / Write                                                                                                                                 | . 25 |
| 8 | co   | MMAND DESCRIPTIONS                                                                                                                                | . 26 |
|   | 8.1  | Set Lower Column Address [00~0F]                                                                                                                  | . 26 |
|   | 8.2  | Set Higher Column Address [10~17]                                                                                                                 | . 26 |
|   | 8.3  | Set Master/Slave Mode [18~19]                                                                                                                     | . 26 |
|   | 8.4  | Set Internal Regulator Resistors Ratio [20~27]                                                                                                    | . 26 |

| 8.5  | Set Power Control Register [28~2F]27                             |
|------|------------------------------------------------------------------|
| 8.6  | Set Display Start Line [40~43]27                                 |
| 8.7  | Set Display Offset [44~47]27                                     |
| 8.8  | Set Multiplex Ratio [48~4B]27                                    |
| 8.9  | Set N-line Inversion [4C~4F]28                                   |
| 8.10 | Set LCD Bias [50~57]28                                           |
| 8.11 | Set Upper Window Corner (ax, ay) [60~61]28                       |
| 8.12 | Set Lower Window Corner (bx, by) [62~63]28                       |
| 8.13 | Set DC-DC Converter Factor [64~67]28                             |
| 8.14 | Set Contrast Control Register [81]28                             |
| 8.15 | Set Gray Scale Mode (White/Light Gray/Dark Gray/Black) [88~8F]28 |
| 8.16 | Set Segment Re-map [A0~A1]29                                     |
| 8.17 | Set Entire Display On/Off [A4~A5]29                              |
| 8.18 | Set Normal/Reverse Display [A6~A7]29                             |
| 8.19 | Set Power Save Mode [A9]29                                       |
| 8.20 | Start Internal Oscillator [AB]29                                 |
| 8.21 | Set Display On/Off [AE~AF]29                                     |
| 8.22 | Set Page Address [B0~BF]29                                       |
| 8.23 | Set COM Output Scan Direction [C0~CF]                            |
| 8.24 | Exit Power Save Mode [E1]30                                      |
| 8.25 | Software Reset [E2]30                                            |
| 8.26 | Exit N-line Inversion [E4]                                       |
| 8.27 | Enable Scroll Buffer RAM [E6~E7]30                               |
| 8.28 | Set Display Data Length [E8]30                                   |
| 8.29 | Set Temperature Coefficient (TC) Value [E9]                      |
| 8.30 | Set Test Mode [F0~FF]                                            |
| MA   | YIMI IM PATINGS                                                  |

9

| 10 | DC   | CHARACTERISTICS                                 | 32 |
|----|------|-------------------------------------------------|----|
| 11 | AC   | CHARACTERISTICS                                 | 34 |
| 12 | AP   | PLICATION CIRCUIT                               | 38 |
|    | 12.1 | DC-DC Converter Circuit Configuration           | 39 |
|    | 12.2 | Bias Divider Circuit Configuration              | 39 |
|    | 12.3 | Parallel Interface Configuration (Read / Write) | 40 |
|    | 12.4 | Serial Interface Configuration (Write Only)     | 40 |
| 13 | AP   | PENDIXA                                         | 41 |

| TABLE OF FIGURES                                                                                            |            |
|-------------------------------------------------------------------------------------------------------------|------------|
| Figure 1 - Block Diagram                                                                                    | 3          |
| Figure 2 - SSD1854Z Pin Assignment                                                                          | ∠          |
| Figure 3 - Display Data Read with the insertion of Dummy Read                                               | <b>1</b> 1 |
| Figure 4 - Oscillator Circuitry                                                                             |            |
| Figure 5 - SSD1854 Graphic Display Data RAM (GDDRAM) Address Map                                            |            |
| Figure 6 - Contrast Control Voltage Range Curve (TC=-0.1%/°C; V <sub>DD</sub> =2.7V; V <sub>CI</sub> =2.7V) | 27         |
| Figure 7 - Contrast Control Flow Set Segment Re-map                                                         | 28         |
| Figure 8 - Oscillation Frequency at different VDD at 25°C                                                   |            |
| Figure 9 - Parallel 6800-series Interface Timing Characteristics (PS0 = H, PS1 = H)                         |            |
| Figure 10 - Parallel 8080-series Interface Timing Characteristics (PS0 = H, PS1 = L)                        |            |
| Figure 11- Serial Timing Characteristics (PS0 = L)                                                          |            |
| Figure 12 - LCD Pins Connection of SSD1854Z                                                                 |            |
| Figure 13 - SSD1854U COF Drawing 1                                                                          |            |
| Figure 14 - SSD1854U COF Drawing 2                                                                          | 42         |
| LIST OF TABLE Table 1 - Ordering Information                                                                | 2          |
| Table 2 - SSD1854 Series Die Pad Coordinates                                                                |            |
| Table 3 - PS0-2 Interface                                                                                   |            |
| Table 4 - Modes of Operation                                                                                |            |
| Table 5 - Command Table                                                                                     |            |
| Table 6 - Read Status Byte                                                                                  |            |
| Table 7 - Address Increment Table                                                                           | 25         |
| Table 8 - Commands Required for R/W (WR#) Actions on RAM                                                    |            |
| Table 9 - Maximum Ratings                                                                                   |            |
| Table 10 - DC Characteristics                                                                               |            |
| Table 11 - AC Characteristics                                                                               | 34         |
| Table 12 - Parallel Timing Characteristics 1                                                                | 35         |
| Table 13 - Parallel Timing Characteristics 2                                                                |            |
| Table 14 - Serial Timing Characteristics                                                                    | 37         |

# SSD1854

# Advance Information

# LCD Segment / Common Driver with Controller CMOS

### 1 General Description

SSD1854 is a single-chip CMOS 4 gray scale LCD driver with controller for liquid crystal dot-matrix graphic display system. It consists of 288 high voltage driving output pins for driving maximum 128 Segments and 160 Commons, customized for 2-sides COF modules.

SSD1854 displays data directly from its internal 128x176x2 bits Graphic Display Data RAM (GDDRAM). Data/Commands are sent from general MCU through a hardware selectable 6800-/8080-series compatible Parallel Interface or 3/4 wires Serial Peripheral Interface.

SSD1854 designed with multi-line-addressing (MLA) scheme to improve the display quality and reduce the system power consumption.

SSD1854 embeds a DC-DC Converter, a LCD Voltage Regulator, an On-Chip Bias Divider and an On-Chip oscillator, which reduce the number of external components. With the special design on minimizing power consumption and die/package layout, SSD1854 is suitable for any portable battery-driven applications requiring a long operation period and a compact size.



### 2 FEATURES

- 128 x 160 4 gray-levels Graphic Display
- Programmable Multiplex ratio (partial display) [16Mux 160Mux]
- Single Supply Operation, 1.8 V 3.3V
- Low Current Sleep Mode (<1.0uA)</li>
- On-Chip Voltage Generator / Regulator & Bias Dividers
- Software selectable 3X / 4X / 5X On-Chip DC-DC Converter
- On-Chip Oscillator
- Maximum +17.0V LCD Driving Output Voltage
- Hardware pin selectable for 8/16-bit 6800-series Parallel Interface, 8/16-bit 8080-series
   Parallel Interface, 3-wire Serial Peripheral Interface or 4-wire Serial Peripheral Interface
- Software Selectable On-Chip Bias Dividers
- On-Chip 128 x 176 x 2 Graphic Display Data RAM
- Re-mapping of Row and Column Drivers
- Programmable Window with Vertical Scrolling
- Display Offset Control
- 64 Levels Internal Contrast Control
- Maximum 17MHz SPI or 6MHz PPI operation
- Selectable LCD Driving Voltage Temperature Coefficients (4 settings) [-0.10%/°C (POR)]

#### 3 ORDERING INFORMATION

**Table 1 - Ordering Information** 

| Ordering Part Number | Seg | Com | Package Form  |
|----------------------|-----|-----|---------------|
| SSD1854Z             | 128 | 160 | Gold Bump Die |
| SSD1854U             | 128 | 160 | Die on COF    |

### 4 BLOCK DIAGRAM



Figure 1 - Block Diagram

## 5 DIE Arrangement



Figure 2 - SSD1854Z Pin Assignment

Table 2 - SSD1854 Series Die Pad Coordinates

| Pad<br># | Pad<br>Name | X-pos   | Y-pos   | Pad<br># | Pad<br>Name | X-pos  | Y-pos   | Pad<br># | Pad<br>Name | X-pos  | Y-pos   |
|----------|-------------|---------|---------|----------|-------------|--------|---------|----------|-------------|--------|---------|
| 1        | N/C         | -4520.2 | -1239.7 | 51       | VSS         | -287.1 | -1239.7 | 101      | COM135      | 3223.1 | -1214.3 |
| 2        | N/C         | -4451.6 | -1239.7 | 52       | DVSS        | -206.0 | -1243.7 | 102      | COM134      | 3282.5 | -1214.3 |
| 3        | N/C         | -4383.0 | -1239.7 | 53       | AVSS        | -106.7 | -1243.7 | 103      | COM133      | 3341.9 | -1214.3 |
| 4        | N/C         | -4314.4 | -1239.7 | 54       | REF         | -7.5   | -1243.7 | 104      | COM132      | 3401.3 | -1214.3 |
| 5        | VDD         | -4233.3 | -1243.7 | 55       | VEXT        | 81.6   | -1243.7 | 105      | COM131      | 3460.7 | -1214.3 |
| 6        | OSC1        | -4144.2 | -1243.7 | 56       | VDD         | 170.7  | -1243.7 | 106      | COM130      | 3520.1 | -1214.3 |
| 7        | N/C         | -4055.1 | -1243.7 | 57       | N/C         | 259.8  | -1243.7 | 107      | COM129      | 3579.5 | -1214.3 |
| 8        | PS0         | -3966.0 | -1243.7 | 58       | VSS         | 348.9  | -1243.7 | 108      | COM128      | 3638.9 | -1214.3 |
| 9        | PS2         | -3876.9 | -1243.7 | 59       | VSS         | 430.0  | -1239.7 | 109      | COM127      | 3698.3 | -1214.3 |
| 10       | VSS         | -3787.8 | -1243.7 | 60       | VL2         | 499.4  | -1239.7 | 110      | COM126      | 3757.7 | -1214.3 |
| 11       | VDD         | -3698.7 | -1243.7 | 61       | VL3         | 568.0  | -1239.7 | 111      | COM125      | 3817.1 | -1214.3 |
| 12       | PS1         | -3609.6 | -1243.7 | 62       | VL4         | 636.6  | -1239.7 | 112      | COM124      | 3876.5 | -1214.3 |
| 13       | VSS         | -3520.5 | -1243.7 | 63       | VL5         | 705.2  | -1239.7 | 113      | COM123      | 3935.9 | -1214.3 |
| 14       | N/C         | -3431.4 | -1243.7 | 64       | VL6         | 773.8  | -1239.7 | 114      | COM122      | 3995.3 | -1214.3 |
| 15       | CS          | -3342.3 | -1243.7 | 65       | VL7         | 868.4  | -1239.7 | 115      | COM121      | 4054.7 | -1214.3 |
| 16       | VDD         | -3253.2 | -1243.7 | 66       | CAP         | 963.0  | -1239.7 | 116      | COM120      | 4114.1 | -1214.3 |
| 17       | RES         | -3164.1 | -1243.7 | 67       | CAN         | 1031.6 | -1239.7 | 117      | COM119      | 4173.5 | -1214.3 |
| 18       | D/C         | -3075.0 | -1243.7 | 68       | CBP         | 1100.3 | -1239.7 | 118      | COM118      | 4232.9 | -1214.3 |
| 19       | VSS         | -2985.9 | -1243.7 | 69       | CBN         | 1168.8 | -1239.7 | 119      | COM117      | 4292.3 | -1214.3 |
|          | R/W         |         |         | - 55     | 05.1        |        |         |          |             |        |         |
| 20       | (WR)        | -2896.8 | -1243.7 | 70       | CCP         | 1237.4 | -1239.7 | 120      | COM116      | 4351.7 | -1214.3 |
| 21       | E(RD)       | -2807.7 | -1243.7 | 71       | CCN         | 1306.0 | -1239.7 | 121      | COM115      | 4411.1 | -1214.3 |
| 22       | VDD         | -2718.6 | -1243.7 | 72       | CDP         | 1374.6 | -1239.7 | 122      | COM114      | 4470.5 | -1214.3 |
| 23       | D0          | -2629.5 | -1243.7 | 73       | CDN         | 1443.2 | -1239.7 | 123      | COM113      | 4529.9 | -1214.3 |
| 24       | D1          | -2540.4 | -1243.7 | 74       | N/C         | 1511.8 | -1239.7 | 124      | COM112      | 4589.3 | -1214.3 |
| 25       | D2          | -2451.3 | -1243.7 | 75       | VSS         | 1580.4 | -1239.7 | 125      | COM111      | 4648.7 | -1214.3 |
| 26       | D3          | -2362.2 | -1243.7 | 76       | VSS         | 1661.5 | -1243.7 | 126      | COM110      | 4708.1 | -1214.3 |
| 27       | D4          | -2273.1 | -1243.7 | 77       | COM159      | 1797.5 | -1214.3 | 127      | N/C         | 5192.1 | -1277.1 |
| 28       | D5          | -2184.0 | -1243.7 | 78       | COM158      | 1856.9 | -1214.3 | 128      | COM109      | 5192.1 | -1217.7 |
| 29       | D6 (SCK)    | -2094.9 | -1243.7 | 79       | COM157      | 1916.3 | -1214.3 | 129      | COM108      | 5192.1 | -1158.3 |
| 30       | D7 (SDA)    | -2005.8 | -1243.7 | 80       | COM156      | 1975.7 | -1214.3 | 130      | COM107      | 5192.1 | -1098.9 |
| 31       | D8          | -1916.7 | -1243.7 | 81       | COM155      | 2035.1 | -1214.3 | 131      | COM106      | 5192.1 | -1039.5 |
| 32       | D9          | -1827.6 | -1243.7 | 82       | COM154      | 2094.5 | -1214.3 | 132      | COM105      | 5192.1 | -980.1  |
| 33       | D10         | -1738.5 | -1243.7 | 83       | COM153      | 2153.9 | -1214.3 | 133      | COM104      | 5192.1 | -920.7  |
| 34       | D11         | -1649.4 | -1243.7 | 84       | COM152      | 2213.3 | -1214.3 | 134      | COM103      | 5192.1 | -861.3  |
| 35       | D12         | -1560.3 | -1243.7 | 85       | COM151      | 2272.7 | -1214.3 | 135      | COM102      | 5192.1 | -801.9  |
| 36       | D13         | -1471.2 | -1243.7 | 86       | COM150      | 2332.1 | -1214.3 | 136      | COM101      | 5192.1 | -742.5  |
| 37       | D14         | -1382.1 | -1243.7 | 87       | COM149      | 2391.5 | -1214.3 | 137      | COM100      | 5192.1 | -683.1  |
| 38       | D15         | -1293.0 | -1243.7 | 88       | COM147      | 2450.9 | -1214.3 | 138      | COM99       | 5192.1 | -623.7  |
| 39       | DVDD        | -1203.9 | -1243.7 | 89       | COM147      | 2510.3 | -1214.3 | 139      | COM98       | 5192.1 | -564.3  |
| 40       | AVDD        | -1104.7 | -1243.7 | 90       | COM146      | 2569.7 | -1214.3 | 140      | COM97       | 5192.1 | -504.9  |
| 41       | VCI         | -1005.5 | -1243.7 | 91       | COM145      | 2629.1 | -1214.3 | 141      | COM96       | 5192.1 | -445.5  |
| 42       | VSS         | -916.4  | -1243.7 | 92       | COM144      | 2688.5 | -1214.3 | 142      | COM95       | 5192.1 | -386.1  |
| 43       | VSS         | -835.9  | -1239.7 | 93       | COM143      | 2747.9 | -1214.3 | 143      | COM94       | 5192.1 | -326.7  |
| 44       | VCC         | -767.3  | -1239.7 | 94       | COM142      | 2807.3 | -1214.3 | 144      | COM93       | 5192.1 | -267.3  |
| 45       | C3P         | -698.7  | -1239.7 | 95       | COM141      | 2866.7 | -1214.3 | 145      | COM92       | 5192.1 | -207.9  |
| 46       | C1N         | -630.1  | -1239.7 | 96       | COM140      | 2926.1 | -1214.3 | 146      | COM91       | 5192.1 | -148.5  |
| 47       | C1P         | -561.5  | -1239.7 | 97       | COM139      | 2985.5 | -1214.3 | 147      | COM90       | 5192.1 | -89.1   |
| 48       | C2P         | -492.9  | -1239.7 | 98       | COM138      | 3044.9 | -1214.3 | 148      | COM89       | 5192.1 | -29.7   |
| 49       | C2N         | -424.3  | -1239.7 | 99       | COM137      | 3104.3 | -1214.3 | 149      | COM88       | 5192.1 | 29.7    |
| 50       | C4P         | -355.7  | -1239.7 | 100      | COM136      | 3163.7 | -1214.3 | 150      | COM87       | 5192.1 | 89.1    |

| Pad<br># | Pad<br>Name | X-pos  | Y-pos  | Pad<br># | Pad<br>Name | X-pos  | Y-pos  | Pad<br># | Pad<br>Name | X-pos   | Y-pos  |
|----------|-------------|--------|--------|----------|-------------|--------|--------|----------|-------------|---------|--------|
| 151      | COM86       | 5192.1 | 148.5  | 201      | COM37       | 2926.1 | 1214.3 | 251      | SEG12       | -162.7  | 1214.3 |
| 152      | COM85       | 5192.1 | 207.9  | 202      | COM36       | 2866.7 | 1214.3 | 252      | SEG13       | -222.1  | 1214.3 |
| 153      | COM84       | 5192.1 | 267.3  | 203      | COM35       | 2807.3 | 1214.3 | 253      | SEG14       | -281.5  | 1214.3 |
| 154      | COM83       | 5192.1 | 326.7  | 204      | COM34       | 2747.9 | 1214.3 | 254      | SEG15       | -340.9  | 1214.3 |
| 155      | COM82       | 5192.1 | 386.1  | 205      | COM33       | 2688.5 | 1214.3 | 255      | SEG16       | -400.3  | 1214.3 |
| 156      | COM81       | 5192.1 | 445.5  | 206      | COM32       | 2629.1 | 1214.3 | 256      | SEG17       | -459.7  | 1214.3 |
| 157      | COM80       | 5192.1 | 504.9  | 207      | COM31       | 2569.7 | 1214.3 | 257      | SEG18       | -519.1  | 1214.3 |
| 158      | COM79       | 5192.1 | 564.3  | 208      | COM30       | 2510.3 | 1214.3 | 258      | SEG19       | -578.5  | 1214.3 |
| 159      | COM78       | 5192.1 | 623.7  | 209      | COM29       | 2450.9 | 1214.3 | 259      | SEG20       | -637.9  | 1214.3 |
| 160      | COM77       | 5192.1 | 683.1  | 210      | COM28       | 2391.5 | 1214.3 | 260      | SEG21       | -697.3  | 1214.3 |
| 161      | COM76       | 5192.1 | 742.5  | 211      | COM27       | 2332.1 | 1214.3 | 261      | SEG22       | -756.7  | 1214.3 |
| 162      | COM75       | 5192.1 | 801.9  | 212      | COM26       | 2272.7 | 1214.3 | 262      | SEG23       | -816.1  | 1214.3 |
| 163      | COM74       | 5192.1 | 861.3  | 213      | COM25       | 2213.3 | 1214.3 | 263      | SEG24       | -875.5  | 1214.3 |
| 164      | COM73       | 5192.1 | 920.7  | 214      | COM24       | 2153.9 | 1214.3 | 264      | SEG25       | -934.9  | 1214.3 |
| 165      | COM72       | 5192.1 | 980.1  | 215      | COM23       | 2094.5 | 1214.3 | 265      | SEG26       | -994.3  | 1214.3 |
| 166      | COM71       | 5192.1 | 1039.5 | 216      | COM22       | 2035.1 | 1214.3 | 266      | SEG27       | -1053.7 | 1214.3 |
| 167      | COM70       | 5192.1 | 1098.9 | 217      | COM21       | 1975.7 | 1214.3 | 267      | SEG28       | -1113.1 | 1214.3 |
| 168      | COM69       | 5192.1 | 1158.3 | 218      | COM20       | 1916.3 | 1214.3 | 268      | SEG29       | -1172.5 | 1214.3 |
| 169      | COM68       | 5192.1 | 1217.7 | 219      | COM19       | 1856.9 | 1214.3 | 269      | SEG30       | -1231.9 | 1214.3 |
| 170      | N/C         | 5192.1 | 1277.1 | 220      | COM18       | 1797.5 | 1214.3 | 270      | SEG31       | -1291.3 | 1214.3 |
| 171      | COM67       | 4708.1 | 1214.3 | 221      | COM17       | 1738.1 | 1214.3 | 271      | SEG32       | -1350.7 | 1214.3 |
| 172      | COM66       | 4648.7 | 1214.3 | 222      | COM16       | 1678.7 | 1214.3 | 272      | SEG33       | -1410.1 | 1214.3 |
| 173      | COM65       | 4589.3 | 1214.3 | 223      | COM15       | 1619.3 | 1214.3 | 273      | SEG34       | -1469.5 | 1214.3 |
| 174      | COM64       | 4529.9 | 1214.3 | 224      | COM14       | 1559.9 | 1214.3 | 274      | SEG35       | -1528.9 | 1214.3 |
| 175      | COM63       | 4470.5 | 1214.3 | 225      | COM13       | 1500.5 | 1214.3 | 275      | SEG36       | -1588.3 | 1214.3 |
| 176      | COM62       | 4411.1 | 1214.3 | 226      | COM12       | 1441.1 | 1214.3 | 276      | SEG37       | -1647.7 | 1214.3 |
| 177      | COM61       | 4351.7 | 1214.3 | 227      | COM11       | 1381.7 | 1214.3 | 277      | SEG38       | -1707.1 | 1214.3 |
| 178      | COM60       | 4292.3 | 1214.3 | 228      | COM10       | 1322.3 | 1214.3 | 278      | SEG39       | -1766.5 | 1214.3 |
| 179      | COM59       | 4232.9 | 1214.3 | 229      | COM9        | 1262.9 | 1214.3 | 279      | SEG40       | -1825.9 | 1214.3 |
| 180      | COM58       | 4173.5 | 1214.3 | 230      | COM8        | 1203.5 | 1214.3 | 280      | SEG41       | -1885.3 | 1214.3 |
| 181      | COM57       | 4114.1 | 1214.3 | 231      | COM7        | 1144.1 | 1214.3 | 281      | SEG42       | -1944.7 | 1214.3 |
| 182      | COM56       | 4054.7 | 1214.3 | 232      | COM6        | 1084.7 | 1214.3 | 282      | SEG43       | -2004.1 | 1214.3 |
| 183      | COM55       | 3995.3 | 1214.3 | 233      | COM5        | 1025.3 | 1214.3 | 283      | SEG44       | -2063.5 | 1214.3 |
| 184      | COM54       | 3935.9 | 1214.3 | 234      | COM4        | 965.9  | 1214.3 | 284      | SEG45       | -2122.9 | 1214.3 |
| 185      | COM53       | 3876.5 | 1214.3 | 235      | COM3        | 906.5  | 1214.3 | 285      | SEG46       | -2182.3 | 1214.3 |
| 186      | COM52       | 3817.1 | 1214.3 | 236      | COM2        | 847.1  | 1214.3 | 286      | SEG47       | -2241.7 | 1214.3 |
| 187      | COM51       | 3757.7 | 1214.3 | 237      | COM1        | 787.7  | 1214.3 | 287      | SEG48       | -2301.1 | 1214.3 |
| 188      | COM50       | 3698.3 | 1214.3 | 238      | COM0        | 728.3  | 1214.3 | 288      | SEG49       | -2360.5 | 1214.3 |
| 189      | COM49       | 3638.9 | 1214.3 | 239      | SEG0        | 550.1  | 1214.3 | 289      | SEG50       | -2419.9 | 1214.3 |
| 190      | COM48       | 3579.5 | 1214.3 | 240      | SEG1        | 490.7  | 1214.3 | 290      | SEG51       | -2479.3 | 1214.3 |
| 191      | COM47       | 3520.1 | 1214.3 | 241      | SEG2        | 431.3  | 1214.3 | 291      | SEG52       | -2538.7 | 1214.3 |
| 192      | COM46       | 3460.7 | 1214.3 | 242      | SEG3        | 371.9  | 1214.3 | 292      | SEG53       | -2598.1 | 1214.3 |
| 193      | COM45       | 3401.3 | 1214.3 | 243      | SEG4        | 312.5  | 1214.3 | 293      | SEG54       | -2657.5 | 1214.3 |
| 194      | COM44       | 3341.9 | 1214.3 | 244      | SEG5        | 253.1  | 1214.3 | 294      | SEG55       | -2716.9 | 1214.3 |
| 195      | COM43       | 3282.5 | 1214.3 | 245      | SEG6        | 193.7  | 1214.3 | 295      | SEG56       | -2776.3 | 1214.3 |
| 196      | COM42       | 3223.1 | 1214.3 | 246      | SEG7        | 134.3  | 1214.3 | 296      | SEG57       | -2835.7 | 1214.3 |
| 197      | COM41       | 3163.7 | 1214.3 | 247      | SEG8        | 74.9   | 1214.3 | 297      | SEG58       | -2895.1 | 1214.3 |
| 198      | COM40       | 3104.3 | 1214.3 | 248      | SEG9        | 15.5   | 1214.3 | 298      | SEG59       | -2954.5 | 1214.3 |
| 199      | COM39       | 3044.9 | 1214.3 | 249      | SEG10       | -43.9  | 1214.3 | 299      | SEG60       | -3013.9 | 1214.3 |
| 200      | COM38       | 2985.5 | 1214.3 | 250      | SEG11       | -103.3 | 1214.3 | 300      | SEG61       | -3073.3 | 1214.3 |

|            |                | 1                  | 1      |
|------------|----------------|--------------------|--------|
| Pad        | Pad            | X-pos              | Y-pos  |
| #          | Name           |                    | . 644  |
| 301        | SEG62          | -3132.7            | 1214.3 |
| 302        | SEG63          | -3192.1            | 1214.3 |
| 303        | SEG64          | -3251.5            | 1214.3 |
| 304        | SEG65          | -3310.9            | 1214.3 |
| 305        | SEG66          | -3370.3            | 1214.3 |
| 306        | SEG67          | -3429.7            | 1214.3 |
| 307        | SEG68          | -3489.1            | 1214.3 |
| 308        | SEG69          | -3548.5            | 1214.3 |
| 309        | SEG70          | -3607.9            | 1214.3 |
| 310        | SEG71          | -3667.3            | 1214.3 |
| 311        | SEG72          | -3726.7            | 1214.3 |
| 312        | SEG73          | -3786.1            | 1214.3 |
| 313        | SEG74          | -3845.5            | 1214.3 |
| 314        | SEG75          | -3904.9            | 1214.3 |
| 315        | SEG76          | -3964.3            | 1214.3 |
| 316        | SEG77          | -4023.7            | 1214.3 |
| 317        | SEG78          | -4083.1            | 1214.3 |
| 318        | SEG79          | -4142.5            | 1214.3 |
| 319        | SEG80          | -4201.9            | 1214.3 |
| 320        | SEG81          | -4261.3            | 1214.3 |
| 321        | SEG82          | -4320.7            | 1214.3 |
| 322        | SEG83          | -4380.1            | 1214.3 |
| 323        | SEG84          | -4439.5            | 1214.3 |
| 324        | SEG85          | -4498.9            | 1214.3 |
| 325        | N/C            | -5192.1            | 1277.1 |
| 326        | SEG86          | -5192.1            | 1217.7 |
| 327        | SEG87          | -5192.1            | 1158.3 |
| 328        | SEG88          | -5192.1            | 1098.9 |
| 329        | SEG89          | -5192.1            | 1039.5 |
| 330        | SEG90          | -5192.1            | 980.1  |
| 331        | SEG90          | -5192.1            | 920.7  |
| 332        | SEG91          | -5192.1            | 861.3  |
| 333        | SEG93          | -5192.1            | 801.9  |
| 334        |                | -5192.1            |        |
| 335        | SEG94<br>SEG95 |                    | 742.5  |
| 336        |                | -5192.1<br>-5192.1 | 683.1  |
|            | SEG96          |                    | 623.7  |
| 337<br>338 | SEG97          | -5192.1<br>-5192.1 | 564.3  |
|            | SEG98          |                    | 504.9  |
| 339        | SEG99          | -5192.1            | 445.5  |
| 340        | SEG100         | -5192.1            | 386.1  |
| 341        | SEG101         | -5192.1            | 326.7  |
| 342        | SEG102         | -5192.1            | 267.3  |
| 343        | SEG103         | -5192.1            | 207.9  |
| 344        | SEG104         | -5192.1            | 148.5  |
| 345        | SEG105         | -5192.1            | 89.1   |
| 346        | SEG106         | -5192.1            | 29.7   |
| 347        | SEG107         | -5192.1            | -29.7  |
| 348        | SEG108         | -5192.1            | -89.1  |
| 349        | SEG109         | -5192.1            | -148.5 |
| 350        | SEG110         | -5192.1            | -207.9 |

Pad

#

351

352

353

354

355

356

357

358

359

360

361

362

363

364

365

366

367

368

Pad

Name

**SEG111** 

SEG112

SEG113

SEG114

SEG115

SEG116

SEG117

SEG118

SEG119

SEG120

SEG121

SEG122

SEG123

SEG124

SEG125

SEG126

SEG127

N/C

X-pos

-5192.1

-5192.1

-5192.1

-5192.1

-5192.1

-5192.1

-5192.1

-5192.1

-5192.1

-5192.1

-5192.1

-5192.1

-5192.1

-5192.1

-5192.1

-5192.1

-5192.1

Y-pos

-267.3

-326.7

-386.1

-445.5 -504.9

-564.3

-623.7

-683.1

-742.5 -801.9

-861.3

-920.7

-980.1

-1039.5

-1098.9

-1158.3

-1217.7



|           | Pad #                                  | Diff. | Unit |
|-----------|----------------------------------------|-------|------|
|           | 1 – 4<br>43 – 51<br>60 – 64<br>66 – 75 | 68.6  |      |
|           | 4 – 5<br>51 – 52<br>58 – 59<br>75 – 76 | 81.1  |      |
|           | 5 – 39<br>41 – 42<br>54 – 58           | 89.1  |      |
| Pad Pitch | 39 – 41<br>53 – 54 99.2                |       | μm   |
|           | 42 – 43                                | 80.6  |      |
|           | 52 – 53                                | 99.3  |      |
|           | 59 – 60                                | 69.5  |      |
|           | 64 – 66                                | 94.6  |      |
|           | 76 – 77                                | 136   |      |
|           | 77 – 126<br>127 – 170                  |       |      |
|           | 171 – 238<br>239 – 324                 | 59.4  |      |
|           | 325 – 368<br>238 – 239                 | 178.2 |      |
| Pad Space | 19.4 (r                                | min)  | μm   |

#### 6 PIN DESCRIPTION

#### RES 6.1

This pin is reset signal input. When the pin is low, initialization of the chip is executed.

#### 6.2 PS0-2

These 3 pins use together to determine the interface protocol between the driver and MCU according to the following table.

Table 3 - PS0-2 Interface

| PS0 | PS1 | PS2 | Interface                                               |
|-----|-----|-----|---------------------------------------------------------|
| L   | L   | Х   | 3-wire SPI (write only)                                 |
| L   | Н   | Х   | 4-wire SPI (write only)                                 |
| ш   | ı   | Н   | 8080 parallel interface (8-bits read and 16-bits write) |
| ''  | L   | L   | 8080 parallel interface (8-bits read and 8-bits write)  |
| L L |     | Н   | 6800 parallel interface (8-bits read and 16-bits write) |
| П   | П   | L   | 6800 parallel interface (8-bits read and 8-bits write)  |

#### 6.3 CS

This pin is chip select input. The chip is enabled for display data/command transfer only when  $\overline{CS}$  is

For 6800-series parallel mode, when E pin is pulled high, the read/write cycle is initiated by pulling low of this CS pin.

#### D/C 6.4

This input pin is to identify display data/command cycle. When the pin is high, the data written to the driver will be written into display RAM. When the pin is low, the data will be interpreted as command. This pin must be connected to V<sub>SS</sub> when 3-lines SPI interface is used.

#### R/W(WR)6.5

This pin is microprocessor interface signal. When interfacing to an 6800-series microprocessor, the signal indicates read mode when high and write mode when low. When interfacing to an 8080microprocessor, a data write operation is initiated when R/W (WR) is low and the chip is selected.

#### 6.6 E(RD)

This pin is microprocessor interface signal. When interfacing to an 6800-series microprocessor, a data operation is initiated when E(RD) is high and the chip is selected. When interfacing to an 8080microprocessor, a data read operation is initiated when E(RD) is low and the chip is selected.

#### 6.7 $D_0 - D_{15}$

D<sub>0</sub>-D<sub>7</sub> are bi-directional and D<sub>8</sub>-D<sub>15</sub> are input only data pins to be connected to the microprocessor's data bus. When serial mode is selected, D<sub>7</sub> is the serial data input SDA and D<sub>6</sub> is the serial clock input SCK. All unused data pins must be connected to ground.

#### 6.8 OSC1

This pin is for oscillator frequency selection. A resistor must be connected between this pin and  $V_{DD}$  when using the internal oscillator. The suggested value of the resistor is 680K ohm. Please refer to the Figure 8 for details.

#### 6.9 **REF**

This pin is an input pin to enable the internal reference voltage used for the internal regulator. When it is high, an internal reference voltage source will be used. When it is low, and external reference must be provided in  $V_{EXT}$ .

#### 6.10 DV<sub>DD</sub>, AV<sub>DD</sub>

Digital and Analog power supply pins, must be connected to same external source.

#### 6.11 Vnn

Internally connected to DV<sub>DD</sub> for pull high purpose. Can be connected to DVDD externally or float.

#### 6.12 DV<sub>SS</sub>, AV<sub>SS</sub>

Digital and Analog ground, must be connected to external ground.

#### 6.13 V<sub>SS</sub>

Internally connected to DV<sub>SS</sub> for pull low purpose.

#### 6.14 V<sub>CI</sub>

Reference voltage input for internal DC-DC converter. The voltage of generated  $V_{CC}$  equals to the multiple factor (3X, 4X or 5X) times  $V_{CI}$  with respect to  $V_{SS}$ .

Note: Voltage at this input pin must be larger than or equal to AV<sub>DD</sub> and DV<sub>DD</sub>.

#### 6.15 V<sub>CC</sub>

Voltage at this pin must be greater then  $V_{L4}$  + 2V. It can be supplied externally or generated by the internal DC-DC converter.

When using internal DC-DC converter as generator, voltage at this pin is for internal reference only. It CANNOT be used for driving external circuitries.

#### 6.16 $C_{1P}$ , $C_{1N}$ , $C_{3P}$ , $C_{2P}$ , $C_{2N}$ , and $C_{4P}$

When internal DC-DC voltage converter is used, external capacitor(s) is/are connected among these pins.

#### 6.17 V<sub>17</sub>

This pin is the most positive LCD driving voltage. It can be generated by the internal regulator or supply externally when internal regulator and divider are turned off.

#### $6.18 V_{EXT}$

This pin is an input to provide an external voltage reference for the internal voltage regulator when REF pin is pulled low.

#### 6.19 $V_{L7}$ , $V_{L6}$ , $V_{L5}$ , $V_{L4}$ , $V_{L3}$ and $V_{L2}$

LCD driving voltages. They can be supplied externally or generated by the internal regulator and divider or supplied externally when regulator and divider are turned off. They have the following relationship:

$$V_{L7} > V_{L6} > V_{L5} > V_{L4} > V_{L3} > V_{L2} > V_{SS}$$

#### 6.20 COM0 - COM159

These pins provide the row driving signal COM0 – COM159 to the LCD panel.

#### 6.21 SEG0 - SEG127

These pins provide the LCD column driving signal. Their voltage level is  $V_{SS}$  during sleep mode.

### 6.22 $C_{AP}$ , $C_{AN}$ , $C_{BP}$ , $C_{BN}$ , $C_{CP}$ , $C_{CN}$ , $C_{DP}$ , and $C_{DN}$

These pins are connected to four capacitors when internal divider is enabled.

#### 6.23 N/C

These No Connection pins should NOT be connected to any signals nor shorted together. These N/C pins should be left open.

#### 7 FUNCTIONAL BLOCK DESCRIPTIONS

#### 7.1 Command Decoder and Command Interface

This module determines whether the input data is interpreted as data or command. Data is directed to this module based upon the input of the  $D/\overline{C}$  pin. If  $D/\overline{C}$  is high, data is written to Graphic Display Data RAM (GDDRAM). If  $D/\overline{C}$  is low, the input at  $D_0$ - $D_{15}$  is interpreted as a Command and it will be decoded and written to the corresponding command register.

Reset is of the same function as Power ON Reset (POR). Once  $\overline{\text{RES}}$  receives a negative reset pulse of about 1us, all internal circuitry will be back to its initial status. Refer to Command Description section for more information.

#### 7.2 MPU Parallel 6800-series Interface

The parallel interface consists of 8/16 data pins ( $D_0$  -  $D_{15}$ ),  $R/\overline{W}(\overline{WR})$ ,  $D/\overline{C}$ ,  $E(\overline{RD})$  and  $\overline{CS}$ .  $R/\overline{W}(\overline{WR})$  input High indicates a read operation from the Graphic Display Data RAM (GDDRAM) or the status register.  $R/\overline{W}(\overline{WR})$  input Low indicates a write operation to Display Data RAM or Internal Command Registers depending on the status of  $D/\overline{C}$  input. The  $E(\overline{RD})$  and  $\overline{CS}$  input serves as data latch signal (clock) when they are high and low respectively. Refer to Figure 9 of parallel timing characteristics for Parallel Interface Timing Diagram of 6800-series microprocessors.

In order to match the operating frequency of display RAM with that of the microprocessor, some pipeline processing is internally performed which requires the insertion of a dummy read before the first actual display data read. This is shown in Figure 3 below.



Figure 3 - Display Data Read with the insertion of Dummy Read

#### 7.3 MPU Parallel 8080-series Interface

The parallel interface consists of 8/16 data pins ( $D_0$ - $D_{15}$ ),  $R/\overline{W}(\overline{WR})$ ,  $E(\overline{RD})$ ,  $D/\overline{C}$  and  $\overline{CS}$ . The  $\overline{CS}$  input serves as data latch signal (clock) when it is low. Whether it is display data or status register read is controlled by  $D/\overline{C}$ .  $R/\overline{W}(\overline{WR})$  and  $E(\overline{RD})$  input indicates a write or read cycle when  $\overline{CS}$  is low. Refer to Figure 10 of parallel timing characteristics for Parallel Interface Timing Diagram of 8080-series microprocessor.

Similar to 6800-series interface, a dummy read is also required before the first actual display data read.

#### 7.4 MPU Serial 4-wire Interface

The serial interface consists of serial clock SCK, serial data SDA,  $D/\overline{C}$  and  $\overline{CS}$ . SDA is shifted into an 8-bit shift register on every rising edge of SCL in the order of  $D_7$ ,  $D_6$ , ...  $D_0$ .  $D/\overline{C}$  is sampled on every eighth clock and the data byte in the shift register is written to the Display Data RAM or command register in the same clock. No extra clock or command is required to end the transmission.

#### 7.5 MPU Serial 3-wire interface

Operation is similar to 4-wire serial interface while  $D/\overline{C}$  is not been used. The Display Data Length instruction is used to indicate that a specified number display data byte(s) (1-256) are to be transmitted. Next byte after the display data string is handled as a command.

It should be noted that if there is a signal glitch at SCK that causing an out of synchronization in the serial communication, a hardware reset pulse at  $\overline{\text{RES}}$  pin is required to initialize the chip for re-synchronization.

**Table 4 - Modes of Operation** 

|               | 6800 Parallel | 8080 Parallel | Serial |
|---------------|---------------|---------------|--------|
| Data Read     | 8-bitys       | 8-bits        | No     |
| Data Write    | 8/16-bits     | 8/16-bits     | 8-bits |
| Command Read  | Status only   | Status only   | No     |
| Command Write | Yes           | Yes           | Yes    |

#### 7.6 Graphic Display Data RAM (GDDRAM)

The GDDRAM is a bit mapped static RAM holding the bit pattern to be displayed. The size of the RAM is  $128 \times 176 \times 2 = 45,056$  bits.

Figure 5 is a description of the GDDRAM address map. For mechanical flexibility, re-mapping on both Segment and Common outputs are provided. For vertical scrolling of display, an internal register storing the display start line can be set to control the portion of the RAM data to be mapped to the display.

Figure 5 shows the case in which the display start line register is set at 30H. For those GDDRAM out of the display common range, they could still be accessed, for either preparation of vertical scrolling data or even for the system usage.

#### 7.7 Oscillator Circuit

This module is an On-Chip low power RC oscillator circuitry (Figure 4). The oscillator generates the clock for the DC-DC voltage converter. This clock is also used in the Display Timing Generator.



Figure 4 - Oscillator Circuitry

#### 7.8 LCD Driving Voltage Generator and Regulator

This module generates the LCD voltage needed for display output. It takes a single supply input and generates necessary bias voltages.

It consists of:

3X, 4X and 5X DC-DC voltage converter:
 The booster output at V<sub>CC</sub> equals to n time VCI where n is the booster ration. The VCC voltage must be greater than 2V + VL4 or 2V + ½ VL7. Please refer to application notes for details.

#### 2. Voltage Regulator

Feedback gain control for initial LCD voltage. Internal resistors are connected between  $V_{SS}$  and  $V_{R}$  (internal contrast voltage reference), and between  $V_{R}$  and  $V_{L7}$ . These resistors are chosen to give the desired  $V_{L7}$  according to the following equation:

$$V_{\scriptscriptstyle L7} = \left(1 + \frac{R2}{R1}\right) \times V_{\scriptscriptstyle con} \qquad \qquad \text{and} \qquad \qquad V_{\scriptscriptstyle con} = \left(1 - \frac{\left(63 - \alpha\right)}{210}\right) \times V_{\scriptscriptstyle ref}$$

where

 $V_{ref}$  is the internally generated reference voltage (1+R2/R1) is the software programmable IRS value  $\alpha$  is the software contrast level from 0 to 63

#### 3. Bias Divider

There is an on-chip bias divider inside the chip selected by software which generate all  $V_{1,2} \sim V_{1,7}$  levels automatically.

4. Contrast Control

Software control of 64 voltage levels of LCD voltage.

Bias Ratio Selection circuitry

Software control of different bias ratios to match the characteristic of LCD panel.

6. Self adjust temperature compensation circuitry

Provide 4 different compensation grade selections to satisfy the various liquid crystal temperature grades. The grading can be selected by software control. Defaulted temperature coefficient (TC) value is -0.1%/°C.

#### 7.9 288 Bit Latch

A register carries the display signal information. In 128 X 160 display-mode, data will be fed to the HV-buffer Cell and level-shifted to the required level.

#### 7.10 Level selector

Level Selector is a control of the display synchronization. Display voltage can be separated into two sets and used with different cycles. Synchronization is important since it selects the required LCD voltage level to the HV Buffer Cell, which in turn outputs the COM or SEG LCD waveform.

#### 7.11 HV Buffer Cell (Level Shifter)

HV Buffer Cell works as a level shifter which translated the low voltage output signal to the required driving voltage. The output is shifted out with an internal FRM clock, which comes from the Display Timing Generator. The voltage levels are given by the level selector, which is synchronized with the internal M signal.

For a panel with N rows and M columns, the optimal LCD driving voltage are given as:

$$\begin{split} V_{L7} - V_{L4} &= V_{L4} - V_{SS} = \sqrt{\frac{N}{4}} \times \sqrt{\frac{\sqrt{N}}{2(\sqrt{N} - 1)}} \times V_{th} \\ V_{L6} - V_{L4} &= V_{L4} - V_{L2} = \frac{4 \times (V_{L7} - V_{L4})}{\sqrt{N}} \end{split}$$

And

$$V_{L5} - V_{L4} = V_{L4} - V_{L3} = \frac{V_{L6} - V_{L4}}{2}$$

where:

 $V_{th}$  is the threshold voltage of the LCD panel  $V_{L7}$  is the maximum (Row) driving level with reference to  $V_{SS}$  (The peak-to-peak Row driving voltage is given by  $V_{L7}\text{-}V_{SS})$   $V_{L4}$  is the middle of all driving levels  $V_{L6},\,V_{L5},\,V_{L3}$  and  $V_{L2}$  are the other Column driving levels (The peak-to-peak Column driving voltage is given by  $V_{L6}\text{-}V_{SS})$  Relationship between the levels:

$$V_{L7} > V_{L6} > V_{L5} > V_{L4} > V_{L3} > V_{L2} > V_{SS}$$
 and  $V_{CC} > V_{L4} + 2V$ 

# 7.12 Default Setting after Reset

When  $\overline{\text{RES}}$  input is low, the chip is initialized to the following:

| Register                | Default Value | Descriptions                                   |
|-------------------------|---------------|------------------------------------------------|
| Page address            | 0             |                                                |
| Column address          | 0             |                                                |
| Display ON/OFF          | 0             | Display OFF                                    |
| Display Start Line      | 0             | GDDRAM page 0,D0                               |
| Display Offset          | 0             | COM0 is mapped to ROW0                         |
| Mux Ratio               | A0H           | 160 Mux                                        |
| Normal/Reverse Display  | 0             | Normal Display                                 |
| N-line Inversion        | 0             | No N-line Inversion                            |
| Entire Display          | 0             | Entire Display is OFF                          |
| Power Control           | 0,0,0         | Booster, regulator & divider are both disabled |
| DC-DC booster           | 0             | 3X booster is selected                         |
| Internal Resistor Ratio | 0             | Gain = 3.2 (IR0)                               |
| Contrast                | 20H           | Middle                                         |
| LCD Bias Ratio          | 6             | Optimized for 160 Mux                          |
| Scan direction of COM   | 0             | Normal Scan direction                          |
| Segment Re-map          | 0             | Segment re-map is disabled                     |
| Internal oscillator     | 0             | Internal oscillator is OFF                     |
| Power save mode         | 0             | Power save mode is OFF                         |
| Data display length     | 0             |                                                |
| FRC, PWM Mode           | 0             | 4FRC, 9PWM                                     |
| White Palette           | (0, 0, 0, 0)  |                                                |
| Light Gray Palette      | (0, 0, 0, 0)  |                                                |
| Dark Gray Palette       | (9, 9, 9, 9)  |                                                |
| Black Palette           | (9, 9, 9, 9)  |                                                |
| Test mode               | 0             | Test mode is OFF                               |
| Temperature coefficient | 2             | TC2 (-0.1%/°C)                                 |
| Upper window corner     | 0,0           |                                                |
| Lower window corner     | 127,159       |                                                |

When RESET command is issued, the following parameters are initialized only:

| Register                | Default Value | Descriptions     |
|-------------------------|---------------|------------------|
| Page address            | 0             |                  |
| Column address          | 0             |                  |
| Display Start Line      | 0             | GDDRAM page 0,D0 |
| Internal Resistor Ratio | 0             | Gain = 3.2 (IR0) |
| Contrast                | 20H           |                  |
| Data display length     | 0             |                  |
| FRC, PWM Mode           | 0             | 4FRC, 9PWM       |
| White Palette           | (0, 0, 0, 0)  |                  |
| Light Gray Palette      | (0, 0, 0, 0)  |                  |
| Dark Gray Palette       | (9, 9, 9, 9)  |                  |
| Black Palette           | (9, 9, 9, 9)  |                  |

|         |                           |              |          |          |          |            |          |             |          |          |              |                                                  | Example<br>Itiplex R<br>lay Start | atio       |             |               | 1<br>60<br>0h |               | 2<br>60<br>4h | 1                 | 3<br>60<br>4h | 1             | 4<br>46<br>5h | F        |
|---------|---------------------------|--------------|----------|----------|----------|------------|----------|-------------|----------|----------|--------------|--------------------------------------------------|-----------------------------------|------------|-------------|---------------|---------------|---------------|---------------|-------------------|---------------|---------------|---------------|----------|
|         |                           |              |          |          |          |            |          |             |          |          |              | pper<br>ower                                     | Window<br>Window<br>splay Off     | Cor<br>Cor | ner         | (0            | ,0)<br>,159)  | (0            | ,0)<br>,159)  | (C                | ,6)<br>,139)  | (0            | ,139)         | (1       |
| Address | Seg Normal<br>Seg Remanad |              | 0h<br>Fh | 0°       | 1h<br>_h | 02h<br>7Dh |          | •••••       |          | Dh<br>Zh |              | Eh<br>1h                                         | /Fh<br>00h                        | _          |             | Normal        | Remappe       | Normal        | Remappe       | Normal            | Remappe       | Normal        | Remappe       | Normal   |
| Segme   | nt Output Pins            |              | U        |          |          | 2          | -        | • • • • • • |          | 25       |              | 26                                               | 127                               | Į          |             | ž             | Rei           | Š             | Rer           | ž                 | Rer           | Š             | Re            | ž        |
|         | D0 (LSB)                  | Ī            |          |          |          |            | j        |             |          |          |              |                                                  |                                   | j:         |             | 0             | 159           | 156           | 3             | 0                 | 159           | 0             | 159           | 5        |
|         | D1<br>D2                  | ę            | Byte     |          |          | $\vdash$   | -        | •••••       | H        |          |              |                                                  |                                   | 4          |             | 1 2           | 158<br>157    | 157<br>158    | 1             | 1 2               | 158<br>157    | 1 2           | 158<br>157    | 6<br>7   |
| Page 0  | D3                        | : Byte       |          |          |          |            |          | • • • • • • |          |          |              |                                                  |                                   | ]          |             | 3             | 156           | 159           | Ö             | 3                 | 156           | 3             | 156           | 8        |
| Ü       | D4<br>D5                  | First        | Second   |          |          | $\vdash$   | -        |             |          |          |              | <del>                                     </del> |                                   | ╅          |             | <u>4</u><br>5 | 155<br>154    | -             | -             | <u>4</u><br>5     | 155<br>154    | <u>4</u><br>5 | 155<br>154    |          |
|         | D6                        | 1 "          | Š        |          |          |            |          | • • • • • • |          |          |              |                                                  |                                   | 7          |             | 6             | 153           | -             | -             | 136               | 23            | -             |               |          |
|         | D7 (MSB)<br>D0 (LSB)      |              |          |          |          |            | -        |             |          |          |              | -                                                |                                   | ┪          |             | 8             | 152<br>151    | -             | -             | 137<br>138        | 22<br>21      | =             | ÷             | H        |
|         | D1                        |              |          |          |          |            |          |             |          |          |              |                                                  |                                   | 7          |             | 9             | 150<br>149    | -             | -             | 139               | 20            | -             | -             | _        |
| Page 1  | D2<br>D3                  |              |          |          |          |            |          |             |          |          |              |                                                  |                                   | =          | . <b></b> - | 10<br>11      | 148           | -             | Η             | -                 | Η             | 6             | 153           | 1        |
| r age r | D4                        |              |          | Ш        |          |            | _        |             |          |          |              |                                                  |                                   | 4          |             | 12<br>13      | 147<br>146    | -             | 1             | -                 | 1             | 7<br>8        | 152           | 12       |
|         | D5<br>D6                  |              |          |          |          |            |          |             |          |          |              |                                                  |                                   | #          |             | 14            | 145           | -             | H             | -                 | ŀ             | 9             | 151<br>150    | 13<br>14 |
|         | D7 (MSB)<br>D0 (LSB)      |              |          |          |          | -          | 4        |             | -        |          |              |                                                  | -                                 | 4          |             | 15<br>16      | 144<br>143    | -             | -             |                   | -             | 10<br>11      | 149<br>148    |          |
|         | D1                        |              |          |          |          | 口          | #        | •••••       |          |          |              |                                                  | $\Box$                            | 1          | :           | 17            | 142           | -             | -             | -                 | -             | 12            | 147           | 17       |
| Doc- 0  | D2<br>D3                  |              |          | H        |          | $\vdash$   | 4        | • • • • • • |          | H        |              | $\vdash$                                         | $\vdash\vdash$                    | +          |             | 18<br>19      | 141<br>140    | -             | -             | -                 | -             | 13<br>14      | 146<br>145    | 18<br>19 |
| Page 2  | D4                        |              |          |          |          | 口          | 1        | • • • • • • |          |          |              |                                                  |                                   | ⇉          |             | 20            | 139           | 0             | 159           | -                 |               | 15            | 144           | 20       |
|         | D5<br>D6                  | $\vdash$     |          | $\vdash$ |          | $\vdash$   | $\dashv$ |             |          | $\vdash$ | $\vdash$     | $\vdash$                                         | $\vdash$                          | ╁          |             | 21<br>22      | 138<br>137    | 2             | 158<br>157    | -                 | -             | 16<br>17      | 143<br>142    | 22<br>22 |
|         | D7 (MSB)                  |              |          |          |          |            | 4        | • • • • • • |          |          |              |                                                  |                                   | 4          |             | 23            | 136           | 3             | 156           | -                 | -             | 18            | 141           | 23       |
|         | D0 (LSB)                  |              |          |          |          |            | _        |             |          |          |              |                                                  |                                   | ╅          |             | 24<br>25      | 135<br>134    | <u>4</u><br>5 | 155<br>154    | -                 | -             | 19<br>20      | 140<br>139    | 24<br>25 |
|         | D2                        |              |          |          |          |            |          |             |          |          |              |                                                  |                                   | 4          |             | 26            | 133           | 6             | 153           | 6<br>7            | 153           | 21            | 138           | 26       |
| Page 3  | D3<br>D4                  |              |          |          |          |            |          |             |          |          |              |                                                  |                                   | #          |             | 27<br>28      | 132<br>131    | 8             | 152<br>151    | 8                 | 152<br>151    | 22<br>23      | 137<br>136    | 28       |
|         | D5                        |              |          |          |          |            | _        |             |          |          |              |                                                  |                                   | 4          |             | 29            | 130           | 9             | 150           | 9                 | 150           | 24            | 135           | 29       |
|         | D6<br>D7 (MSB)            |              |          |          |          |            |          |             |          |          |              |                                                  |                                   | #          |             | 30<br>31      | 129<br>128    | 10<br>11      | 149<br>148    | 10<br>11          | 149<br>148    | 25<br>26      | 134<br>133    | 30       |
| :       | :                         |              |          |          |          |            |          | :           |          |          |              |                                                  |                                   |            |             |               |               | :             | :             |                   | :             | :             |               |          |
| •       | D0 (LSB)                  |              |          |          |          | ┢          | -+       | •           | -        |          |              | -                                                |                                   | 4          |             | 128           | 31            | 108           | 51            | 108               | 51            | 123           | 36            | 12       |
|         | D1                        |              |          |          |          |            |          | • • • • • • |          |          |              |                                                  |                                   | #          |             | 129           | 30            | 109           | 50            | 109               | 50            | 124           | 35            | 12       |
| D 40    | D2<br>D3                  |              |          |          |          | $\vdash$   | -        |             | H        |          |              |                                                  |                                   | 4          |             | 130<br>131    | 29<br>28      | 110<br>111    | 49<br>48      | 110<br>111        | 49<br>48      | 125<br>126    | 34            | 12<br>13 |
| Page 16 | D4                        |              |          |          |          |            |          | • • • • • • |          |          |              |                                                  |                                   | ]          |             | 132           | 27            | 112           | 47            | 112               | 47            | 127           | 32            | 13       |
|         | <u>D5</u><br>D6           |              |          |          |          | $\vdash$   | +        |             | -        |          | _            |                                                  |                                   | ╅          |             | 133<br>134    | 26<br>25      | 113<br>114    | 46<br>45      | 113<br>114        | 46<br>45      | 128<br>129    | 31            | 13<br>13 |
|         | D7 (MSB)                  |              |          |          |          |            |          |             |          |          |              |                                                  |                                   | 4          |             | 135           |               | 115           | 44            | 115               | 44            | 130           | 29            | 13       |
|         | D0 (LSB)<br>D1            |              |          |          |          |            |          |             |          |          |              |                                                  |                                   | 3          | . <b></b> - | 136<br>137    | 23<br>22      | 116<br>117    | 43<br>42      | 116<br>117        | 43<br>42      | 131<br>132    | 28<br>27      | 13<br>13 |
|         | D2<br>D3                  |              |          |          |          |            |          |             |          |          |              |                                                  |                                   | 7          |             | 138<br>139    | 21            | 118<br>119    | 41<br>40      | 118<br>119        | 41<br>40      | 133           | 26<br>25      | 13       |
| Page 17 | D3<br>D4                  |              |          |          |          |            |          |             |          |          |              |                                                  |                                   | #          |             | 140           | 20<br>19      | 120           | 39            | 140               | 19            | 134<br>140    | 19            | 13<br>14 |
|         | <u>D5</u><br>D6           |              |          |          |          |            | -        |             |          |          |              |                                                  |                                   | 4          |             | 141<br>142    | 18<br>17      | 121<br>122    | 38<br>37      | 141<br>142        | 18<br>17      | 141<br>142    | 18<br>17      | 14<br>14 |
|         | D7 (MSB)                  |              |          |          |          |            |          | •••••       |          |          |              |                                                  |                                   | ]          | <br>        | 143           | 16            | 123           | 36            | 143               | 16            | 143           | 16            | 14       |
|         | D0 (LSB)                  |              |          |          |          |            | -        |             |          |          |              |                                                  |                                   | 4          |             | 144<br>145    | 15<br>14      | 124<br>125    | 35<br>34      | 144<br>145        | 15<br>14      | 144<br>145    | 15<br>14      | 14<br>15 |
|         | D2                        |              |          |          |          |            |          |             |          |          |              |                                                  |                                   | 7          |             | 146           | 13            | 126           | 33            | 146               | 13            | -             | =             | Ë        |
| Page 18 | D3<br>D4                  |              |          |          |          |            | _        |             |          |          |              |                                                  |                                   | ╅          |             | 147<br>148    | 12<br>11      | 127<br>128    | 32<br>31      | 147<br>148        | 12<br>11      | -             | -             | -        |
|         | D5                        |              |          |          |          | H          | Ŧ        |             | F        |          |              |                                                  | H                                 | 7          |             | 149           | 10<br>9       | 129<br>130    | 30<br>29      | 149               | 10<br>9       | -             | -             | Ε        |
|         | D6<br>D7 (MSB)            |              |          |          |          | ш          | _        | •••••       |          |          |              |                                                  | 世                                 | ₫          |             | 150<br>151    | 8             | 131           | 28            | 150<br>151        | 8             |               | Ė             |          |
|         | D0 (LSB)<br>D1            |              |          | H        |          | H          | Ŧ        |             | F        |          |              |                                                  | H                                 | 7          |             | 152<br>153    | 7<br>6        | 132           | 27<br>26      | 152<br>153        | 7<br>6        | -             | -             | Ē        |
|         | D2                        |              |          | П        |          | 口          | #        |             |          |          |              |                                                  |                                   | #          |             | 154           | 5             | 134           | 25            | 154               | 5             |               | É             | E        |
| Page 19 | D3<br>D4                  | <del> </del> |          | Н        |          | $\vdash$   | $\dashv$ |             | $\vdash$ | $\vdash$ | -            | $\vdash$                                         | $\vdash\vdash$                    | ╬          |             | 155<br>156    | 3             | 135           | 24<br>23      | 155<br>156        | <u>4</u><br>3 | -             | H             | H        |
|         | D5                        |              |          |          |          | H          | 4        |             |          |          |              |                                                  |                                   | #          |             | 157           | 2             | 137           | 22            | 157               | 2             | -             | -             | F        |
|         | D6<br>D7 (MSB)            |              |          |          |          | H          | _        |             |          |          |              |                                                  | Ш                                 | Ⅎ          |             | 158<br>159    | 0             | 138<br>139    | 21<br>20      | 158<br>159        | 1<br>0        |               | Ė             | E        |
|         | D0 (LSB)                  |              |          |          |          |            |          |             | Ē        |          |              |                                                  |                                   | Ξ          |             |               | -             | 140           | 19            | 120               | 39            | 105           | 24            | 14       |
|         | D1                        |              |          |          |          | ш          | 1        | • • • • • • |          |          |              |                                                  | 世                                 | ⇉          |             |               | -             | 141           | 18            | 121               | 38            | 135<br>136    | 23            | 14       |
| D 00    | D2<br>D3                  |              |          |          |          |            | -        |             |          |          |              |                                                  |                                   | 4          |             | -             | -             | 142<br>143    | 17<br>16      | 122<br>123        | 37<br>36      | 137<br>138    | 22<br>21      | 14       |
| Page 20 | D4                        |              |          |          |          | 口          | 1        |             |          |          |              |                                                  |                                   | #          |             | Ē             |               | 144           | 15            | 124               | 35            | 139           | 20            | 14       |
|         | D5<br>D6                  | -            |          | Н        |          | $\vdash$   | +        |             | $\vdash$ | $\vdash$ | <del> </del> | $\vdash$                                         | $\vdash$                          | ╁          |             | -             | -             | 145<br>146    | 14<br>13      | 125<br>126        | 34<br>33      | -             | H             | H        |
|         | D7 (MSB)                  |              |          |          |          | H          | 4        |             |          |          |              |                                                  |                                   | #          |             | -             | -             | 147           | 12            | 127               | 32            | -             |               | -        |
|         | D0 (LSB)                  |              |          | $\vdash$ |          | ┢          | _+       |             |          |          |              |                                                  | $\vdash$                          | Ⅎ          |             | -             | -             | 148<br>149    | 11<br>10      | 128<br>129        | 31<br>30      | -             | Ė             | H        |
| _       | D2                        |              |          |          |          | H          | 7        |             |          |          |              |                                                  |                                   | 7          |             | -             | -             | 150<br>151    | 9             | 130               | 29            | -             | -             | -        |
| Page 21 | D3<br>D4                  |              |          |          |          | Н          | <u> </u> | • • • • • • |          |          |              |                                                  | ш                                 | Ⅎ          |             |               |               | 152           | 8<br>7        | 131<br>132<br>133 | 28<br>27      | _             |               | E        |
|         | D5<br>D6                  |              |          |          |          | H          | Ŧ        |             |          |          |              |                                                  | H                                 | 4          |             | -             | -             | 153<br>154    | 6<br>5        | 133<br>134        | 26<br>25      | -             | =             | E        |
|         | D7 (MSB)                  |              |          |          |          | ш          | _        |             |          |          |              |                                                  |                                   | ╛          |             |               |               | 155           |               | 135               |               |               |               |          |
|         | Int. Col. Addr.           | OOh          | 01h      | 02h      | USP      | 04h (      | )Eb _    |             |          |          |              |                                                  | FEh Fl                            |            |             |               |               |               |               |                   |               |               |               |          |

Figure 5 - SSD1854 Graphic Display Data RAM (GDDRAM) Address Map

 SSD1854
 Rev 1.0
 SOLOMON

 Series
 08/2002



Example 1 - Display Start Line = 0, Multiplex Ratio = 160, Display Offset = 0.

**Upper Window Row = (0,0), Lower Window Row = (127,159)** 



Example 2 - Display Start Line = 14h, Multiplex Ratio = 160, Display Offset = 0.

Upper Window Row = (0,0), Lower Window Row = (127,159)



Example 3 - Display Start Line = 14h, Multiplex Ratio = 160, Display Offset = 0.

**Upper Window Row = (0,6), Lower Window Row = (127,139)** 



Example 4 - Display Start Line = 5, Multiplex Ratio = 146, Display Offset = 0.

**Upper Window Row = (0,6), Lower Window Row = (127,139)** 



Example 5 - Display Start Line = 5, Multiplex Ratio = 146, Display Offset = 5.

**Upper Window Row = (0,6), Lower Window Row = (127,139)** 

### 7.13 Command Table

**Table 5 - COMMAND TABLE** 

| Hex Bit Pattern Command                                                            | Description                                                                              |
|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| 00~0F 0000 C <sub>3</sub> C <sub>2</sub> C <sub>1</sub> C <sub>0</sub> Set Lower 5 | Set the lower nibble of the column address pointer for                                   |
|                                                                                    | RAM access. The pointer is reset to 0 after reset.                                       |
| 10~17 0001 0C <sub>6</sub> C <sub>5</sub> C <sub>4</sub> Set Upper                 | Set the upper nibble of the column address pointer for                                   |
|                                                                                    | RAM access. The pointer is reset to 0 after reset.                                       |
| 18~19 0001 100M <sub>0</sub> Set Master/Slave I                                    | M <sub>0</sub> =0: Master operation mode (POR)                                           |
|                                                                                    | M <sub>0</sub> =1: Slave operation mode                                                  |
| 1A~1F Reserved I                                                                   | Reserved                                                                                 |
| 20~27 0010 0R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> Set Internal              | The internal regulator gain increases as R <sub>2</sub> R <sub>1</sub> R <sub>0</sub> is |
| Regulator i                                                                        | increased from 000b to 111b. The factor, $1+R_2/R_1$ , is                                |
|                                                                                    | given by:                                                                                |
|                                                                                    | $R_2R_1R_0 = 000: 3.2 (POR)$                                                             |
|                                                                                    | $R_2R_1R_0 = 001: 3.9$                                                                   |
|                                                                                    | $R_2R_1R_0 = 010: 4.6$                                                                   |
|                                                                                    | $R_2R_1R_0 = 011: 5.3$                                                                   |
|                                                                                    | $R_2R_1R_0 = 100:6.0$                                                                    |
|                                                                                    | $R_2R_1R_0 = 101:6.7$                                                                    |
|                                                                                    | $R_2R_1R_0 = 110: 7.4$<br>$R_2R_1R_0 = 111: 8.1$                                         |
|                                                                                    | (Refer to section 8.4)                                                                   |
|                                                                                    | ,                                                                                        |
| Control Degister                                                                   | VC=0: turn OFF the internal voltage booster (POR)                                        |
| l l                                                                                | VC=1: turn ON the internal voltage booster                                               |
|                                                                                    | VR=0: turn OFF the internal regulator (POR)                                              |
|                                                                                    | VR=1: turn ON the internal regulator                                                     |
|                                                                                    | VF=0: turn OFF the output op-amp buffer (POR)                                            |
|                                                                                    | VF=1: turn ON the output op-amp buffer                                                   |
| 30~3F Reserved I                                                                   | Reserved                                                                                 |
| 40~43 0100 00XX Set Display Start                                                  | The second command specifies the row address pointer                                     |
| $L_7L_6L_5L_4$ $L_3L_2L_1L_0$ Line                                                 | of the RAM data to be displayed in first row of window.                                  |
|                                                                                    | The value must be within 0 to window row number + 15.                                    |
|                                                                                    | See the RAM Mapping Table for examples.                                                  |
|                                                                                    | The second command specifies the mapping of first                                        |
|                                                                                    | display line (COM0) to one of ROW0~159. COM0 is                                          |
|                                                                                    | mapped to ROW0 after reset.                                                              |
|                                                                                    | The second command specifies the number of lines to                                      |
|                                                                                    | be displayed. Duties 1/16~1/160 could be selected. The                                   |
|                                                                                    | duty ratio is set to 1/160 after reset. See the Ram                                      |
|                                                                                    | Mapping Table for examples.  The second command sets the n-line inversion register       |
|                                                                                    | from 1 to 63 lines to reduce display crosstalk. Register                                 |
| 7/7/14/14/14/14/14/14/14/14/14/14/14/14/14/                                        | values from 00001b to 11111b are mapped to 1 line to                                     |
|                                                                                    | 63 lines respectively. Value 00000b disables the N-line                                  |
|                                                                                    | inversion.                                                                               |
|                                                                                    | Sets the LCD bias corresponding to different mux                                         |
|                                                                                    | number.                                                                                  |
|                                                                                    | B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> :                                           |
|                                                                                    | 000: 32mux                                                                               |
|                                                                                    | 010: 96mux                                                                               |
|                                                                                    | 100: 128mux                                                                              |
|                                                                                    |                                                                                          |
|                                                                                    | 110: 160mux (POR) Reserved                                                               |

| 60    | 0110 0000                                                                                                                                    | Set Upper                                                          | The second command sets the first column of the scroll                                                                                                                  |  |  |  |  |  |  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|       | $0A_6A_5A_4$ $A_3A_2A_1A_0$                                                                                                                  | Window Corner<br>a <sub>x</sub>                                    | window. It is set to 0 after POR.                                                                                                                                       |  |  |  |  |  |  |
| 61    | 0110 0001<br>A <sub>7</sub> A <sub>6</sub> A <sub>5</sub> A <sub>4</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> A <sub>0</sub>         | Set Upper<br>Window Corner<br>a <sub>v</sub>                       | The second command sets the first row of the scroll window. It is set to 0 after POR.                                                                                   |  |  |  |  |  |  |
| 62    | 0110 0010                                                                                                                                    | Set Lower                                                          | The second command sets the last column of the scroll                                                                                                                   |  |  |  |  |  |  |
|       | $0B_6B_5B_4$ $B_3B_2B_1B_0$                                                                                                                  | Window Corner<br>b <sub>x</sub>                                    | window. It is set to 0 after POR.                                                                                                                                       |  |  |  |  |  |  |
| 63    | 0110 0011<br>B <sub>7</sub> B <sub>6</sub> B <sub>5</sub> B <sub>4</sub> B <sub>3</sub> B <sub>2</sub> B <sub>1</sub> B <sub>0</sub>         | Set Lower<br>Window Corner                                         | The second command sets the last row of the scroll window. It is set to 0 after POR.                                                                                    |  |  |  |  |  |  |
|       |                                                                                                                                              | b <sub>y</sub>                                                     |                                                                                                                                                                         |  |  |  |  |  |  |
| 64~67 | 0110 01B₁B₀                                                                                                                                  | Set DC-DC<br>Converter Factor                                      | Set the DC-DC multiplying factor from $3X$ to $5X$ according to $B_1B_0$ . $B_1B_0$ : $00: 3X$ (POR) $01: 4X$ $10: 5X$ $11: 5X$                                         |  |  |  |  |  |  |
| 68~80 |                                                                                                                                              | Reserved                                                           | Reserved                                                                                                                                                                |  |  |  |  |  |  |
| 81    | 1000 0001<br>XXC <sub>5</sub> C <sub>4</sub> C <sub>3</sub> C <sub>2</sub> C <sub>1</sub> C <sub>0</sub>                                     | Set Contrast<br>Control Register                                   | The second command sets one of the 64 contrast levels. The darkness increase as the contrast level increase.                                                            |  |  |  |  |  |  |
| 82~87 |                                                                                                                                              | Reserved                                                           | Reserved                                                                                                                                                                |  |  |  |  |  |  |
| 88    | 1000 1000<br>WB <sub>3</sub> WB <sub>2</sub> WB <sub>1</sub> WB <sub>0</sub> WA <sub>3</sub> WA <sub>2</sub> WA <sub>1</sub> WA <sub>0</sub> | Set White Mode,<br>Frame 2 <sup>nd</sup> & 1 <sup>st</sup>         | Grey palette programming. These are two-byte commands used to specify the contrast levels for the                                                                       |  |  |  |  |  |  |
| 89    | 1000 1001<br>WD <sub>3</sub> WD <sub>2</sub> WD <sub>1</sub> WD <sub>0</sub> WC <sub>3</sub> WC <sub>2</sub> WC <sub>1</sub> WC <sub>0</sub> | Set White Mode,<br>Frame 4 <sup>th</sup> & 3 <sup>rd</sup>         | gray scale, 4 levels available. The relationship between gray mode and data in RAM is as follow:                                                                        |  |  |  |  |  |  |
| 8A    | 1000 1010<br>LB <sub>3</sub> LB <sub>2</sub> LB <sub>1</sub> LB <sub>0</sub> LA <sub>3</sub> LA <sub>2</sub> LA <sub>1</sub> LA <sub>0</sub> | Set Light Gray<br>Mode, Frame 2 <sup>nd</sup><br>& 1 <sup>st</sup> | Mamani                                                                                                                                                                  |  |  |  |  |  |  |
| 8B    | 1000 1011<br>LD <sub>3</sub> LD <sub>2</sub> LD <sub>1</sub> LD <sub>0</sub> LC <sub>3</sub> LC <sub>2</sub> LC <sub>1</sub> LC <sub>0</sub> | Set Light Gray<br>Mode, Frame 4 <sup>th</sup><br>& 3 <sup>rd</sup> | Memory Content Gray Mode                                                                                                                                                |  |  |  |  |  |  |
| 8C    | 1000 1100                                                                                                                                    | Set Dark Grav                                                      | Byte Byte                                                                                                                                                               |  |  |  |  |  |  |
|       | DB <sub>3</sub> DB <sub>2</sub> DB <sub>1</sub> DB <sub>0</sub> DA <sub>3</sub> DA <sub>2</sub> DA <sub>1</sub> DA <sub>0</sub>              | Mode, Frame 2 <sup>nd</sup> & 1 <sup>st</sup>                      | 0 0 White                                                                                                                                                               |  |  |  |  |  |  |
| 8D    | 1000 1101<br>DD <sub>3</sub> DD <sub>2</sub> DD <sub>1</sub> DD <sub>0</sub> DC <sub>3</sub> DC <sub>2</sub> DC <sub>1</sub> DC <sub>0</sub> | Set Dark Gray<br>Mode, Frame 4 <sup>th</sup><br>& 3 <sup>rd</sup>  | 0 1 Light gray<br>1 0 Dark gray<br>1 1 Black                                                                                                                            |  |  |  |  |  |  |
| 8E    | 1000 1110<br>BB <sub>3</sub> BB <sub>2</sub> BB <sub>1</sub> BB <sub>0</sub> BA <sub>3</sub> BA <sub>2</sub> BA <sub>1</sub> BA <sub>0</sub> | Set Black Mode,<br>Frame 2 <sup>nd</sup> & 1 <sup>st</sup>         |                                                                                                                                                                         |  |  |  |  |  |  |
| 8F    | 1000 1111<br>BD <sub>3</sub> BD <sub>2</sub> BD <sub>1</sub> BD <sub>0</sub> BC <sub>3</sub> BC <sub>2</sub> BC <sub>1</sub> BC <sub>0</sub> | Set Black Mode,<br>Frame 4 <sup>th</sup> & 3 <sup>rd</sup>         |                                                                                                                                                                         |  |  |  |  |  |  |
| 90~97 | 1001 0 FRC PWM1 PWM0                                                                                                                         | Set PWM and<br>FRC                                                 | Set PWM and FRC for gray-scale operation. FRC = 0: 4-frames (POR) FRC = 1: 3-frames PWM = 00: 9-levels (POR) PWM = 01: 9-levels PWM = 10: 12-levels PWM = 11: 15-levels |  |  |  |  |  |  |
| 98~9F |                                                                                                                                              | Reserved                                                           | Reserved                                                                                                                                                                |  |  |  |  |  |  |
| A0~A1 | 1010 000S <sub>0</sub>                                                                                                                       | Set Segment Re-<br>map                                             | S <sub>0</sub> =0: column address 00H is mapped to SEG0 (POR)<br>S <sub>0</sub> =1: column address 7FH is mapped to SEG0                                                |  |  |  |  |  |  |
| A2~A3 |                                                                                                                                              | Reserved                                                           | Reserved                                                                                                                                                                |  |  |  |  |  |  |
| A4~A5 | 1010 010E₀                                                                                                                                   | Set Entire<br>Display On/Off                                       | E <sub>0</sub> =0: Normal display (display according to RAM contents, POR)  E <sub>0</sub> =1: All pixels are ON regardless of the RAM contents                         |  |  |  |  |  |  |

| A6~A7          | 1010 011R <sub>0</sub>                                                                                                  | Set                  | R <sub>0</sub> =0: Normal display (display according to RAM                                       |  |  |  |  |
|----------------|-------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------|--|--|--|--|
| A0 - A1        | 1010 01110                                                                                                              | Normal/Reverse       | contents, POR)                                                                                    |  |  |  |  |
|                |                                                                                                                         | Display              | $R_0$ =1: Reverse display (ON and OFF pixels are                                                  |  |  |  |  |
|                |                                                                                                                         | ызріаў               | inverted)                                                                                         |  |  |  |  |
| A8             |                                                                                                                         | Reversed             | Reversed                                                                                          |  |  |  |  |
| A9             | 1010 1001                                                                                                               | Set Power Save       | Oscillator: OFF                                                                                   |  |  |  |  |
|                |                                                                                                                         | Mode                 | LCD Power Supply: OFF                                                                             |  |  |  |  |
|                |                                                                                                                         |                      | COM/SEG Outputs: V <sub>SS</sub>                                                                  |  |  |  |  |
| AA             |                                                                                                                         | Reserved             | Reserved                                                                                          |  |  |  |  |
| AB             | 1010 1011                                                                                                               | Start Internal       | This command starts the internal oscillator. Note that                                            |  |  |  |  |
|                |                                                                                                                         | Oscillator           | the oscillator is OFF after reset, until this command is                                          |  |  |  |  |
|                |                                                                                                                         |                      | issued.                                                                                           |  |  |  |  |
| AE~AF          | 1010 111D <sub>0</sub>                                                                                                  | Set Display          | D <sub>0</sub> =0: Display OFF (POR)                                                              |  |  |  |  |
|                |                                                                                                                         | On/Off               | D <sub>0</sub> =1: Display ON                                                                     |  |  |  |  |
| B0~BF          | 1011 XXXX                                                                                                               | Set Page             | Selects the page of display RAM to be addressed. The                                              |  |  |  |  |
|                | $000P_4 P_3P_2P_1P_0$                                                                                                   | Address              | second command specifies the page address pointer                                                 |  |  |  |  |
|                |                                                                                                                         |                      | (0~21) of the RAM data to be written. The values other                                            |  |  |  |  |
|                |                                                                                                                         |                      | than (0~21) are reversed.                                                                         |  |  |  |  |
| C0~CF          | 1100 S <sub>0</sub> XXX                                                                                                 | Set COM Output       | S <sub>0</sub> =0: Normal mode (POR)                                                              |  |  |  |  |
|                |                                                                                                                         | Scan Direction       | S <sub>0</sub> =1: Remapped mode (COM0 to COM[N-1]                                                |  |  |  |  |
|                |                                                                                                                         |                      | becomes COM159 to COM[159-N+1])                                                                   |  |  |  |  |
| D0~E0          |                                                                                                                         | Reserved             | Reserved                                                                                          |  |  |  |  |
| E1             | 1110 0001                                                                                                               | Exit Power-save      | Return the driver/controller from the sleep mode.                                                 |  |  |  |  |
|                |                                                                                                                         | Mode                 |                                                                                                   |  |  |  |  |
| E2             | 1110 0010                                                                                                               | Software Reset       | Initialize some internal registers.                                                               |  |  |  |  |
| E3             |                                                                                                                         | Reserved             | Reserved                                                                                          |  |  |  |  |
| E4             | 1110 0100                                                                                                               | Exit N-line          | Release the driver/controller from N-line inversion                                               |  |  |  |  |
|                |                                                                                                                         | Inversion            | mode.                                                                                             |  |  |  |  |
| E5             | 1110 011 0                                                                                                              | Reserved             | Reserved                                                                                          |  |  |  |  |
| E6~E7          | 1110 011 S <sub>0</sub>                                                                                                 | Enable Scroll        | This command enable/disable the use of RAM page 20                                                |  |  |  |  |
|                |                                                                                                                         | Buffer RAM           | and 21 during scrolling.<br>S <sub>0</sub> =0: Enable Scroll Buffer RAM (POR)                     |  |  |  |  |
|                |                                                                                                                         |                      | S <sub>0</sub> =0: Enable Scroll Buffer RAM (POR)<br>S <sub>0</sub> =1: Disable Scroll Buffer RAM |  |  |  |  |
| E8             | 1110 1000                                                                                                               | Set Display Data     | This command is used in 3-line SPI mode                                                           |  |  |  |  |
| Lo             | D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | Length               | (PS0=PS1=L). The next command specifies the number                                                |  |  |  |  |
|                | 07060504 03020100                                                                                                       | Length               | of bytes (1 to 256 bytes) of display data to be written                                           |  |  |  |  |
|                |                                                                                                                         |                      | after this composite command.                                                                     |  |  |  |  |
|                |                                                                                                                         |                      | $D_7 \sim D_0 = 00$ ; 1byte                                                                       |  |  |  |  |
|                |                                                                                                                         |                      |                                                                                                   |  |  |  |  |
|                |                                                                                                                         |                      | D <sub>7</sub> ~D₀=FF; 256bytes                                                                   |  |  |  |  |
| E9             | 0011 1001                                                                                                               | Set TC value         | This command selects the Temperature Coefficient                                                  |  |  |  |  |
|                | XXXX XT <sub>2</sub> T <sub>1</sub> T <sub>0</sub>                                                                      |                      | setting for fitting different LCD panel characteristics.                                          |  |  |  |  |
|                |                                                                                                                         |                      | $T_2T_1T_0$ :                                                                                     |  |  |  |  |
|                |                                                                                                                         |                      | 000: -0.05%/°C (TC0)                                                                              |  |  |  |  |
|                |                                                                                                                         |                      | 001: Reserved                                                                                     |  |  |  |  |
|                |                                                                                                                         |                      | 010: -0.10%/°C (TC2, POR)                                                                         |  |  |  |  |
|                |                                                                                                                         |                      | 011: Reserved                                                                                     |  |  |  |  |
|                |                                                                                                                         |                      | 100: -0.15%/°C (TC4)                                                                              |  |  |  |  |
|                |                                                                                                                         |                      | 101: Reserved                                                                                     |  |  |  |  |
|                |                                                                                                                         |                      | 110: -0.21%/°C (TC6)                                                                              |  |  |  |  |
| EAGEE          |                                                                                                                         | Doconyod             | 111: Reserved                                                                                     |  |  |  |  |
| EA~EF<br>F0~FF | 1111 XXXX                                                                                                               | Reserved<br>Extended | Reserved Test mode commands and Extended features                                                 |  |  |  |  |
| FU~FF          | 1111                                                                                                                    |                      | rest mode commands and Extended leatures                                                          |  |  |  |  |
|                |                                                                                                                         | Features             |                                                                                                   |  |  |  |  |

#### 7.14 Read Status Byte

An 8 bits status byte will be placed to the data bus if a read operation is performed if  $D/\overline{C}$  is low. The status byte is defined as follow.

Table 6 - Read Status Byte

| D7   | D6 | D5  | D4 | D3 | D2 | D1 | D0 | Command     | Comment                                                                                                                 |
|------|----|-----|----|----|----|----|----|-------------|-------------------------------------------------------------------------------------------------------------------------|
| BUSY | ON | RES | 0  | 1  | 0  | 1  | 1  | Read Status | BUSY=0: Chip is idle BUSY=1: Chip is executing instruction ON=0: Display is OFF ON=1: Display is ON RES=0: Chip is idle |
|      |    |     |    |    |    |    |    |             | RES=1: Chip is executing reset                                                                                          |

#### 7.15 Data Read / Write

To read data from the GDDRAM, input High to  $R/\overline{W}(\overline{WR})$  pin and  $D/\overline{C}$  pin for 6800-series parallel mode. Low to  $E(\overline{RD})$  pin and High to  $D/\overline{C}$  pin for 8080-series parallel mode. A complete data read cycle must issue two clocks to read both First Byte and Second Byte from GDDRAM. No data read is provided for serial mode. In normal mode, GDDRAM column address pointer will be increased by one automatically after each complete data read cycle. Also, a dummy read is required before the first data is read. See Figure 3 in Functional Description.

To write data to the GDDRAM, input Low to  $R/\overline{W}(\overline{WR})$  pin and High to  $D/\overline{C}$  pin for 6800-series parallel mode. High to  $E(\overline{RD})$  pin and Low to  $D/\overline{C}$  pin for 8080-series parallel mode. A complete data write cycle must issue two clocks to write both First Byte and Second Byte to GDDRAM. For serial interface, it will always be in write mode. GDDRAM column address pointer will be increased by one automatically after each complete data write cycle. The column address will be reset to 0 in next data read/write operation is executed when it is 127.

**Table 7 - Address Increment Table (Automatic)** 

| D/C | R/W (WR) | Comment       | Address Increment |
|-----|----------|---------------|-------------------|
| 0   | 0        | Write Command | No                |
| 0   | 1        | Read Status   | No                |
| 1   | 0        | Write Data    | Yes               |
| 1   | 1        | Read Data     | Yes               |

Address Increment is done automatically after two data read/write. The column address pointer of GDDRAM is also affected. It will be reset to 0 after 127. It should be noted that the page address will NOT be changed when this warp round happens.

Table 8 - Commands Required for R/W (WR) Actions on RAM

| R/W (WR) Actions on RAMs       | Commands Required         |                                |
|--------------------------------|---------------------------|--------------------------------|
| Read/write Data from/to GDDRAM | Set GDDRAM Page Address   | (1011XXXX)*                    |
|                                |                           | $(X_7X_6X_5X_4X_3X_2X_1X_0)^*$ |
|                                | Set GDDRAM Column Address | $(00010X_2X_1X_0)^*$           |
|                                |                           | $(0000X_3X_2X_1X_0)^*$         |
|                                | Read/Write Data           | $(X_7X_6X_5X_4X_3X_2X_1X_0)$   |

<sup>\*</sup> No need to resend the command again if it is set previously.

The read / write action to the Display Data RAM does not depend on the display mode. This means the user can change the RAM content whether the target RAM content is being displayed or not.

#### 8 COMMAND DESCRIPTIONS

### 8.1 Set Lower Column Address [00~0F]

This command specifies the lower nibble of the 7-bit column address of the display data RAM. The column address will be incremented by each data access after it is pre-set by the MCU and returning to 0 once overflow (>127).

#### 8.2 Set Higher Column Address [10~17]

This command specifies the higher nibble of the 7-bit column address of the display data RAM. The column address will be incremented by each data access after it is pre-set by the MCU and returning to 0 once overflow (>127).

### 8.3 Set Master/Slave Mode [18~19]

This command is used in Cascade function, programming the driver into slave mode. The Osc clock and M clock (frame) will be received externally to synchronize the COM/SEG waveform.

### 8.4 Set Internal Regulator Resistors Ratio [20~27]

This command is to enable any one of the eight internal resistor (IRS) settings for different regulator gains when using internal regulator resistor network. The Contrast Control Voltage Range curves is referred to the following formula:

$$V_{out} = \left(1 + \frac{R_2}{R_1}\right) * V_{con}$$

$$V_{con} = \left(1 - \frac{63 - \alpha}{210}\right) * V_{ref}$$
 , where Vref = 2.1V



Figure 6 - Contrast Control Voltage Range Curve (TC=-0.1%/°C; V<sub>DD</sub>=2.7V; V<sub>CI</sub>=2.7V)

#### 8.5 Set Power Control Register [28~2F]

This command turns on/off the various power circuits associated with the chip. All the function blocks can be turn-on independently, but a 10ms-time must be wait between turn ON the Regulator and Divider.

#### 8.6 Set Display Start Line [40~43]

The second byte sent specifies which row of the RAM is to be displayed in the first row of window defined by Set Upper/Lower Window Corner commands. Vertical window scrolling is achieved by setting this value from 0 up to window row number + 15. The content outside the Upper and Lower Window Row will not be affected. Refer to Page 21, example 5 for more information.

#### 8.7 Set Display Offset [44~47]

The second byte sent specifies the mapping of display start line (COM0 if display start line register equals to 0) to one of ROW0-159. COM0 is mapped to ROW0 after reset.

#### 8.8 Set Multiplex Ratio [48~4B]

This command switches default 160 multiplex modes to any multiplex from 16 to 160. The chip pads ROW0-ROW159 will be switched to corresponding COM signal output. Examples were given in the RAM map table. If the input value is not a number of 160, 128, 64 or 32, the higher number of mux will be applied to the COMx pins and the RAM content of the additional lines will be masked out from the display. Thus the actual display effect will be equal to the input value. Suitable bias ration must be set by using Set LCD Bias command after this command is issued.

#### 8.9 Set N-line Inversion [4C~4F]

Number of line inversion is set by this command for reducing crosstalk noise. 1 to 63-line inversion operations could be selected. At POR, this operation is disabled.

#### 8.10 Set LCD Bias [50~57]

This command selects a suitable bias ratio required for driving the particular LCD panel in use. The POR default for SSD1854 is et to the optimization for 160 mux display mode.

### 8.11 Set Upper Window Corner (ax, ay) [60~61]

These commands are used to define the upper left corner of the window for vertical scrolling. After POR, these registers are set to (0, 0). The actual window position will be offset by the Set Display Offset command.

#### 8.12 Set Lower Window Corner (bx, by) [62~63]

These commands are used to define the lower right corner of the window for vertical scrolling. After POR, these registers are set to (127, 159). These registers must be smaller than the multiplex ration as defined by Set Multiplex Ratio.

### 8.13 Set DC-DC Converter Factor [64~67]

Internal DC-DC converter factor is set by this command. For SSD1854, 3X to 5X multiplying factors could be selected.

#### 8.14 Set Contrast Control Register [81]

This command adjusts the contrast of the LCD panel by changing  $V_{L7}$  of the LCD drive voltage provided by the On-Chip power circuits.  $V_{L7}$  is set with 64 steps (6-bit) contrast control register. It is a compound commands:



Figure 7 - Contrast Control Flow Set Segment Re-map

#### 8.15 Set Gray Scale Mode (White/Light Gray/Dark Gray/Black mode) [88~8F]

Four gray scale modes – White, Light gray, Dark gray and Black – can be set. Each consists of four registers namely A, B, C and D which correspond to four frames in FRC. Each of the 4-bits in register A, B, C and D are used to define the width of PWM.

#### For 4 FRC,

| Memory               | Content              | Croy Mada  | FRAME           |                 |                 |                 |  |  |  |  |
|----------------------|----------------------|------------|-----------------|-----------------|-----------------|-----------------|--|--|--|--|
| 1 <sup>st</sup> Byte | 2 <sup>nd</sup> Byte | Gray Mode  | 1 <sup>st</sup> | 2 <sup>nd</sup> | 3 <sup>rd</sup> | 4 <sup>th</sup> |  |  |  |  |
| 0                    | 0                    | White      | WA              | WB              | WC              | WD              |  |  |  |  |
| 0                    | 1                    | Light Gray | LA              | LB              | LC              | LD              |  |  |  |  |
| 1                    | 0                    | Dark Gray  | DA              | DB              | DC              | DD              |  |  |  |  |
| 1                    | 1                    | Black      | BA              | BB              | BC              | BD              |  |  |  |  |

#### For 3 FRC,

| Memory               | Content              | Cray Mada  |                 | FR.             | ME              |                          |
|----------------------|----------------------|------------|-----------------|-----------------|-----------------|--------------------------|
| 1 <sup>st</sup> Byte | 2 <sup>nd</sup> Byte | Gray Mode  | 1 <sup>st</sup> | 2 <sup>nd</sup> | 3 <sup>rd</sup> | 4 <sup>th</sup> (No use) |
| 0                    | 0                    | White      | WA              | WB              | WC              | WD (XX)                  |
| 0                    | 1                    | Light Gray | LA              | LB              | LC              | LD (XX)                  |
| 1                    | 0                    | Dark Gray  | DA              | DB              | DC              | DC (XX)                  |
| 1                    | 1                    | Black      | BA              | BB              | BC              | BC (XX)                  |

#### 8.16 Set Segment Re-map [A0~A1]

This commands changes the mapping between the display data column address and segment driver. It allows flexibility in layout during LCD module assembly. Refer to Figure 5.

#### 8.17 Set Entire Display On/Off [A4~A5]

This command forces the entire display to be illuminated regardless of the contents of the GDDRAM. This command has priority than the "Set Normal/Reverse Display" but lower priority than the "Set Display On/Off" command.

#### 8.18 Set Normal/Reverse Display [A6~A7]

This command sets the display to be either normal/reverse. In reverse display, a RAM data of '0' indicates an "ON" pixel while in normal display; a RAM data of '0' indicates an "OFF" pixel. This command has lower priority than both "Set Display On/Off" and "Set Entire Display On/Off".

#### 8.19 Set Power Save Mode [A9]

This command is to force the chip to enter Sleep Mode. The internal oscillator and LCD power supply will be turn off when enter to such mode.

#### 8.20 Start Internal Oscillator [AB]

After POR, the internal oscillator is OFF. It should be turned ON by sending this command to the chip.

#### 8.21 Set Display On/Off [AE~AF]

This command is used to turn the display on or off, by the value of the LSB. It has the highest priority over other commands regarding the display effect.

#### 8.22 Set Page Address [B0~BF]

This command positions the page address of 0 to 21 possible positions in GDDRAM. Refer to Figure 5. During 16-bits write operation, the last bit of the page address is ignored, D0-D7 always writes to even page and D8-D15 always writes to odd address.

#### 8.23 Set COM Output Scan Direction [C0~CF]

This command sets the scan direction of the COM output allowing layout flexibility in LCD module assembly.

#### 8.24 Exit Power Save Mode [E1]

This command releases the chip from Sleep Mode and return to normal operation.

#### 8.25 Software Reset [E2]

This command causes some of the internal status of the chip to be initialized:

| Register                | Default Value | Descriptions      |
|-------------------------|---------------|-------------------|
| Page address            | 0             |                   |
| Column address          | 0             |                   |
| Display Start Line      | 0             | GDDRAM page 0,D0  |
| Internal Resistor Ratio | 0             | Gain = 3.2 (IRS0) |
| Contrast                | 20H           |                   |
| Data display length     | 0             |                   |
| FRC, PWM Mode           | 0             | 4FRC, 9PWM        |
| White Palette           | (0, 0, 0, 0)  |                   |
| Light Gray Palette      | (0, 0, 0, 0)  |                   |
| Dark Gray Palette       | (9, 9, 9, 9)  |                   |
| Black Palette           | (9, 9, 9, 9)  |                   |

#### 8.26 Exit N-line Inversion [E4]

This command releases the chip from N-line inversion mode. The driving waveform will be inverted once per frame after issuing this command.

#### 8.27 Enable Scroll Buffer RAM [E6~E7]

This command is used in enable RAM page 20 and 21 for a smooth window scrolling. When this is enabled, D0 of page 20 will appear right after the last row as defined by Set Lower Window Corner command. The next display data after D7 of page 21 is defined by Set Upper Window Corner command. When this is disabled, the data in RAM page 20 and 21 will not be displayed and the display data defined by Set Upper Window Corner command will be displayed right after the display data defined by Set Lower Window Corner command. After POR, the scroll buffer RAM is enabled.

#### 8.28 Set Display Data Length [E8]

This two-bytes command only valid when 3-wire SPI configuration is set by H/W input (PS0=PS1=L). The second byte is used to indicate that a specified number display data byte(s) (1-256) are to be transmitted. Next byte after the display data string is handled as a command.

#### 8.29 Set Temperature Coefficient (TC) Value [E9]

This command is to set 1 out of 4 different temperature coefficients in order to match various liquid crystal temperature grades.

#### 8.30 Set Test Mode [F0~FF]

This command forces the driver chip into its test mode for internal testing of the chip. Under normal operation, user should NOT use this command.

#### 9 **MAXIMUM RATINGS**

Table 9 - Maximum Ratings (Voltage Referenced to V<sub>SS</sub>, T<sub>A</sub> = 25°C)

| Symbol           | Parameter                                                           | Value                                         | Unit |
|------------------|---------------------------------------------------------------------|-----------------------------------------------|------|
| $V_{DD}$         | - Supply Voltage                                                    | -0.3 to +4.0                                  | V    |
| $V_{CC}$         |                                                                     | V <sub>SS</sub> -0.3 to V <sub>SS</sub> +17.0 | V    |
| V <sub>CI</sub>  | Booster Supply Voltage                                              | -0.3 to +4.0                                  | V    |
| $V_{in}$         | Input Voltage                                                       | $V_{SS}$ -0.3 to $V_{DD}$ +0.3                | V    |
| I                | Current Drain Per Pin Excluding V <sub>DD</sub> and V <sub>SS</sub> | 25                                            | mA   |
| T <sub>A</sub>   | Operating Temperature                                               | -20 to +85                                    | °C   |
| T <sub>stq</sub> | Storage Temperature Range                                           | -65 to +150                                   | °C   |

<sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics tables or Pin Description section.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields: however, it is advised that normal precautions to be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. For proper operation it is recommended that  $V_{in}$  and  $V_{out}$  be constrained to range  $V_{SS}$  < or = ( $V_{in}$  or  $V_{out}$ ) < or =  $V_{DD}$ . Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (e.g. either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be open. This device may be light sensitive. Caution should be taken to avoid exposure of this device any light source during normal operation. This device is not radiation protected.

## 10 DC CHARACTERISTICS

**Table 10 - DC Characteristics** (Unless otherwise specified, Voltage Referenced to  $V_{SS}$ ,  $V_{DD}$  = 1.8 to 3.3V,  $T_A$  = -20 to 85°C)

| Symbol              | Parameter                                                                                                                                   | Test Condition                                                                                                                                                                   | Min                 | Тур      | Max                    | Unit             |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------|------------------------|------------------|
| $V_{DD}$            | Logic Circuit Supply Voltage Range                                                                                                          | (Absolute value referenced to V <sub>SS</sub> )                                                                                                                                  | 1.8                 | -        | 3.3                    | V                |
| $V_{CI}$            | Booster Voltage Supply Pin                                                                                                                  |                                                                                                                                                                                  |                     |          |                        |                  |
| $V_{REF}$           | Internal Reference Voltage (25°C, -0.10%/°C)                                                                                                | Internal Reference Voltage Source<br>Enabled (REF pin pulled High),<br>V <sub>EXT</sub> pin NC.                                                                                  | -                   | 2.1      | -                      |                  |
| I <sub>AC</sub>     | Access Mode Supply Current<br>Drain (V <sub>DD</sub> Pin)                                                                                   | V <sub>DD</sub> = 2.7V, Voltage Generator On,<br>4X DC-DC Converter Enabled,<br>Write accessing, T <sub>cyc</sub> =3.3MHz,                                                       | -                   | 450      | 550                    | μΑ               |
| I <sub>DP1</sub>    | Display Mode Supply Current<br>Drain (V <sub>DD</sub> & V <sub>Cl</sub> Pins)                                                               | Osc. Freq.=120kHz, Display On. $V_{DD} = V_{CI} = 2.7V$ , Voltage Generator On, 4X DC-DC Converter Enabled. Read/Write Halt, Osc. Freq. = 120kHz, Display On, $V_{L7} = 13.8V$ . | -                   | 550      | 900                    | μА               |
| I <sub>SB</sub>     | Standby Mode Supply<br>Current Drain                                                                                                        | V <sub>DD</sub> = 2.7V, LCD Driving Waveform Off, Oscillating Freq. = 120kHz, Read/Write halt.                                                                                   | -                   | 90       | 130                    | μΑ               |
| I <sub>SLEEP</sub>  | Sleep Mode Supply Current<br>Drain (VDD Pins)                                                                                               | V <sub>DD</sub> = 2.7V, LCD Driving Waveform Off, Oscillator Off, Read/Write halt.                                                                                               | -                   | -        | 2                      | μA               |
| Vcc                 | LCD Driving Voltage<br>Generator Output (V <sub>CC</sub> Pin)                                                                               | Display On, Voltage Generator<br>Enabled, DC/DC Converter<br>Enabled, Regulator Enabled, Osc.<br>Freq. = 120kHz,                                                                 | V <sub>DD</sub>     | -        | 17.0                   | V                |
| $V_{OH1}$ $V_{OL1}$ | Output High Voltage (D <sub>0</sub> -D <sub>15</sub> ) Output Low Voltage (D <sub>0</sub> -D <sub>15</sub> )                                | $I_{out} = +100 \mu A$<br>$I_{out} = -100 \mu A$                                                                                                                                 | 0.8*V <sub>DD</sub> | -        | $V_{DD}$ 0.2* $V_{DD}$ | V <sub>LCD</sub> |
| V <sub>L7</sub>     | Most positive LCD Driving Voltage Source (V <sub>L7</sub> Pin)                                                                              | Regulator and Bias Divider Enabled (V <sub>L7</sub> voltage depends on Internal contrast Control)                                                                                | V <sub>DD</sub>     | -        | 17.0                   | V                |
| $V_{L7}$            | Most positive LCD Driving Voltage Source (V <sub>L7</sub> Pin)                                                                              | Regulator and Bias Divider Disable                                                                                                                                               | -                   | Floating | -                      | V                |
| V <sub>IH1</sub>    | Input high voltage<br>(RES, PS0-2, CS, E, D/C,<br>R/W, D <sub>0</sub> -D <sub>15</sub> , REF)                                               |                                                                                                                                                                                  | 0.8*V <sub>DD</sub> | -        | $V_{DD}$               | V                |
| V <sub>IL1</sub>    | Input low voltage<br>(RES, PS0-2, CS, E, D/C,<br>R/W, D <sub>0</sub> -D <sub>15</sub> , REF)                                                |                                                                                                                                                                                  | 0                   | -        | 0.2*V <sub>DD</sub>    | V                |
| V <sub>L7</sub>     | LCD Display Voltage Output (V <sub>L7</sub> , V <sub>L6</sub> , V <sub>L5</sub> , V <sub>L4</sub> , V <sub>L3</sub> , V <sub>L2</sub> Pins) | Regulator and Bias Divider Enabled                                                                                                                                               | -                   | -        | 17                     | V                |
| $V_{L6}$            |                                                                                                                                             |                                                                                                                                                                                  | -                   | -        | 14.5                   | V                |
| $V_{L5}$            |                                                                                                                                             |                                                                                                                                                                                  | -                   | -        | 11.5                   | V                |
| $V_{L4} \ V_{L3}$   |                                                                                                                                             |                                                                                                                                                                                  | _                   | _        | 8.5<br>7.15            | V                |
| $V_{L2}$            |                                                                                                                                             |                                                                                                                                                                                  | _                   | _        | 5.8                    | V                |
| V <sub>L7</sub>     | LCD Display Voltage Input (V <sub>L7</sub> , V <sub>L6</sub> , V <sub>L5</sub> , V <sub>L4</sub> , V <sub>L3</sub> , V <sub>L2</sub> Pins)  | Voltage reference to V <sub>SS</sub> , External Voltage Generator, Bias Diver Disabled                                                                                           | V <sub>L6</sub>     | -        | 17                     | V                |
| $V_{L6}$            |                                                                                                                                             |                                                                                                                                                                                  | $V_{L5}$            | -        | $V_{L7}$               | V                |
| $V_{L5}$            |                                                                                                                                             |                                                                                                                                                                                  | $V_{L4}$            | -        | $V_{L6}$               | V                |
| $V_{L4}$            |                                                                                                                                             |                                                                                                                                                                                  | $V_{L3}$            | -        | $V_{L5}$               | V                |
| $V_{L3}$ $V_{L2}$   |                                                                                                                                             |                                                                                                                                                                                  | $V_{L2}$ $V_{SS}$   | -        | $V_{L4}$ $V_{L3}$      | V                |
| VL2                 |                                                                                                                                             |                                                                                                                                                                                  | v ss                | l        | <b>v</b> L3            | V                |

| Symbol                           | Parameter                                                   | Test Condition                     | Min   | Тур   | Max   | Unit |
|----------------------------------|-------------------------------------------------------------|------------------------------------|-------|-------|-------|------|
| I <sub>OH</sub>                  | Output High Current Source                                  | Output Voltage=V DD -0.4V          | 50    | -     | -     | μA   |
|                                  | $(D_0-D_{15})$                                              |                                    |       |       |       |      |
| I <sub>OL</sub>                  | Output Low Current Drain                                    | Output Voltage = 0.4V              | -     | -     | -50   | μA   |
| l .                              | $(D_0-D_{15})$                                              |                                    | _     |       | _     | ١.   |
| $I_{OZ}$                         | Output Tri-state Current                                    |                                    | -1    | -     | 1     | μA   |
|                                  | Source                                                      |                                    |       |       |       |      |
| 1 //                             | (D <sub>0</sub> -D <sub>15</sub> )                          |                                    | -1    |       | 4     |      |
| I <sub>IL</sub> /I <sub>IH</sub> | Input Current                                               |                                    | -1    | -     | 1     | μΑ   |
|                                  | $(\overline{RES}, PS0-2, \overline{CS}, E, D/\overline{C},$ |                                    |       |       |       |      |
|                                  | R/W, D <sub>0</sub> -D <sub>15</sub> , REF)                 |                                    |       |       |       |      |
| $C_{IN}$                         | Input Capacitance                                           |                                    | -     | 5     | 7.5   | рF   |
|                                  | (all logic pins)                                            |                                    |       |       |       |      |
| $\Delta V_{L7}$                  | Variation of V <sub>L7</sub> Output (1.8V                   | Regulator and Bias Divider         |       |       |       |      |
|                                  | < V <sub>DD</sub> < 3.5V)                                   | Enabled, Internal Contrast Control | -2    | 0     | +2    | %    |
|                                  |                                                             | Enabled, Set Contrast Control      |       |       |       |      |
|                                  |                                                             | Register = 32                      |       |       |       |      |
| TC0                              | Temperature Coefficient 0*                                  | Voltage Regulator Enabled          | -0.06 | -0.05 | -0.04 | %    |
| TC2                              | Temperature Coefficient 2*                                  | Voltage Regulator Enabled          | -0.11 | -0.10 | -0.09 | %    |
|                                  | (POR)                                                       |                                    |       |       |       |      |
| TC4                              | Temperature Coefficient 4*                                  | Voltage Regulator Enabled          | -0.16 | -0.15 | -0.14 | %    |
| TC6                              | Temperature Coefficient 6*                                  | Voltage Regulator Enabled          | -0.22 | -0.21 | -0.20 | %    |

<sup>\*</sup> The formula for the temperature coefficient is:

$$TC(\%) = \frac{V_{REF} \text{ at } 50^{\circ}\text{C} - V_{REF} \text{ at } 0^{\circ}\text{C}}{50^{\circ}\text{C} - 0^{\circ}\text{C}} \times \frac{1}{V_{REF} \text{ at } 25^{\circ}\text{C}} \times 100\%$$

#### 11 AC CHARACTERISTICS

Table 11 - AC Characteristics (Unless otherwise specified, Voltage Referenced to V<sub>SS</sub>, V<sub>DD</sub>, V<sub>CI</sub> = 2.7V,  $T_A = -20 \text{ to } 85^{\circ}\text{C}$ 

| Symbol           | Parameter                          | Test Condition              | Min | Тур | Max | Unit |
|------------------|------------------------------------|-----------------------------|-----|-----|-----|------|
| $\Delta F_{osc}$ | Variation of Oscillation Frequency | Oscillator Resistor = 680KΩ | -10 | -   | +10 | %    |

Frame Frequency =  $\frac{1000}{(PWM + 1) \times MUX}$ 

 $\mathsf{F}_{\mathsf{osc}}$  is the oscillation Frequency

PWM is the Pulse Width Modulation level

MUX is the multiplex ratio

Example 1:

 $F_{osc} = 120KHz$ ; PWM = 9 level; MUX = 160

Frame Frequency = 75 Hz

Example 2:

 $F_{osc} = 120KHz$ ; PWM = 15 level; MUX = 128

Frame Frequency = 58.6 Hz



Figure 8 - Oscillation Frequency at different VDD at 25°C

Table 12 – Parallel Timing Characteristics 1 ( $T_A$  = -20 to 85°C,  $V_{DD}$  = 1.8 to 3.3V,  $V_{SS}$  =0V)

| Symbol             | Parameter                                  | Min | Тур | Max | Unit |
|--------------------|--------------------------------------------|-----|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time (write cycle)             | 166 | -   | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time                         | 0   | -   | -   | ns   |
| $t_AH$             | Address Hold Time                          | 0   | -   | -   | ns   |
| $t_{DSW}$          | Write Data Setup Time                      | 30  | -   | -   | ns   |
| $t_{DHW}$          | Write Data Hold Time                       | 5   | -   | -   | ns   |
| $t_{DHR}$          | Read Data Hold Time                        | 15  | -   | -   | ns   |
| t <sub>OH</sub>    | Output Disable Time                        | -   | -   | 50  | ns   |
| t <sub>ACC</sub>   | Access Time (RAM)                          | -   | -   | 140 | ns   |
|                    | Access Time (command)                      | -   | -   | 140 | 113  |
| PW <sub>CSL</sub>  | Chip Select Low Pulse Width (read RAM)     | 70  | -   | -   |      |
| 302                | Chip Select Low Pulse Width (read Command) | 70  | -   | -   | ns   |
|                    | Chip Select Low Pulse Width (write)        | 70  | -   | -   |      |
| PW <sub>CSH</sub>  | Chip Select High Pulse Width (read)        | 40  | -   | -   | no   |
| 33                 | Chip Select High Pulse Width (write)       | 40  | -   | -   | ns   |
| t <sub>R</sub>     | Rise Time                                  | -   | -   | 10  | ns   |
| t <sub>F</sub>     | Fall Time                                  | -   | -   | 10  | ns   |



Figure 9 – Parallel 6800-series Interface Timing Characteristics (PS0 = H, PS1 = H)

Table 13 – Parallel Timing Characteristics 2 ( $T_A$  = -20 to 85°C,  $V_{DD}$  = 1.8 to 3.3V,  $V_{SS}$  =0V)

| Symbol             | Parameter                                  | Min | Тур | Max | Unit |
|--------------------|--------------------------------------------|-----|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time (write cycle)             | 166 | -   | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time                         | 0   | -   | 25  | ns   |
| t <sub>AH</sub>    | Address Hold Time                          | 0   | -   | -   | ns   |
| t <sub>DSW</sub>   | Write Data Setup Time                      | 30  | -   | -   | ns   |
| t <sub>DHW</sub>   | Write Data Hold Time                       | 5   | -   | -   | ns   |
| t <sub>DHR</sub>   | Read Data Hold Time                        | 15  | -   | -   | ns   |
| t <sub>OH</sub>    | Output Disable Time                        | -   | -   | 50  | ns   |
| t <sub>ACC</sub>   | Access Time (RAM)                          | -   | -   | 140 | ns   |
|                    | Access Time (command)                      | -   | -   | 140 | 113  |
| PW <sub>CSL</sub>  | Chip Select Low Pulse Width (read RAM)     | 70  | -   | -   |      |
| 332                | Chip Select Low Pulse Width (read Command) | 70  | -   | -   | ns   |
|                    | Chip Select Low Pulse Width (write)        | 70  | -   | -   |      |
| PW <sub>CSH</sub>  | Chip Select High Pulse Width (read)        | 40  | -   | -   | no   |
| 00                 | Chip Select High Pulse Width (write)       | 40  | -   | -   | ns   |
| t <sub>R</sub>     | Rise Time                                  | -   | -   | 10  | ns   |
| t <sub>F</sub>     | Fall Time                                  | -   | -   | 10  | ns   |



Figure 10 - Parallel 8080-series Interface Timing Characteristics (PS0 = H, PS1 = L)

Table 14 – Serial Timing Characteristics ( $T_A$  = -20 to 85°C,  $V_{DD}$  = 1.8 to 3.3V,  $V_{SS}$  =0V)

| Symbol             | Parameter              | Min                  | Тур | Max | Unit |
|--------------------|------------------------|----------------------|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time       | 58.8                 | -   | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time     | 14                   | -   | 1   | ns   |
| t <sub>AH</sub>    | Address Hold Time      | 30                   | -   | 1   | ns   |
| t <sub>CSS</sub>   | Chip Select Setup Time | 30                   | -   | 1   | ns   |
| t <sub>CSH</sub>   | Chip Select Hold Time  | ½*t <sub>cycle</sub> | -   | 1   | ns   |
| t <sub>DSW</sub>   | Write Data Setup Time  | 30                   | -   | -   | ns   |
| t <sub>OHW</sub>   | Write Data Hold Time   | 30                   | -   | -   | ns   |
| t <sub>CLKL</sub>  | Clock Low Time         | 30                   | -   | -   | ns   |
| t <sub>CLKH</sub>  | Clock High Time        | 30                   | -   | -   | ns   |
| $t_R$              | Rise Time              | -                    | -   | 10  | ns   |
| t <sub>F</sub>     | Fall Time              | -                    | -   | 10  | ns   |





Figure 11- Serial Timing Characteristics (PS0 = L)

#### 12 APPLICATION CIRCUIT



Figure 12 – LCD Pins Connection of SSD1854Z

## 12.1 DC-DC Converter Circuit Configuration



\*Note: Capacitor value =  $1\mu$ F to  $4.7\mu$ F, which is depended on the LCD panel characteristic

# 12.2 Bias Divider Circuit Configuration



Series

## 12.3 Parallel Interface Configuration (Read / Write)



#### 12.4 Serial Interface Configuration (Write Only)



#### 13 APPENDIXA



Figure 13 - SSD1854U COF Drawing 1



Figure 14 - SSD1854U COF Drawing 2

Solomon Systech reserves the right to make changes without further notice to any products herein. Solomon Systech makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Solomon Systech assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Solomon Systech does not convey any license under its patent rights nor the rights of others. Solomon Systech products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Solomon Systech product could create a situation where personal injury or death may occur. Should Buyer purchase or use Solomon Systech products for any such unintended or unauthorized application, Buyer shall indemnify and hold Solomon Systech and its offices, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or manufacture of the part.