

# PSoC™ 4 MCU: PSoC™ 4000T datasheet

### Based on Arm® Cortex®-M0+ CPU

### **General description**

PSoC<sup>™</sup> 4 is a family of scalable MCUs with an Arm® Cortex®-M0+ CPU. It combines a high-performance capacitive sensing subsystem, programmable and reconfigurable analog and digital blocks. The new PSoC<sup>™</sup> 4000T series provides an upgrade path for PSoC<sup>™</sup> 4000 and PSoC<sup>™</sup> 4000S based designs to fifth-generation HMI technology with software and package compatibility.

PSoC<sup>™</sup> 4000T is a member of the PSoC<sup>™</sup> 4 MCU family with fifth-generation CAPSENSE<sup>™</sup> and multi-sense technology offering ultra-low power touch HMI solution based on an integrated "Always-On" sensing technology, improved performance to enable modern sleek user interface solutions with superior liquid tolerance and provides robust and reliable touch HMI solution for harsh environments.

PSoC<sup>™</sup> 4000T is a microcontroller with standard communication, timing peripherals and Infineon's fifthgeneration CAPSENSE<sup>™</sup> and multi-sense HMI technology purpose built for varieties of low power applications including wearable, hearable and smart connected IoT products that needs low power operation and improved performance to enable next generation of user experience.

### **Features**

- 32-bit MCU subsystem
  - 48-MHz Arm® Cortex®-M0+ CPU with single-cycle multiply
  - Up to 64 KB of flash with read accelerator
  - Up to 8 KB of SRAM
- Low-power 1.71 V to 5.5 V operation
  - Deep sleep mode with 6 µA always-on touch sensing
  - Active touch detection and tracking with 200 μA (average)
- Fifth-generation CAPSENSE<sup>™</sup> sensing
  - All-new ratio-metric sensing architecture in Multi-Sense Converter Low Power (MSCLP) provides best-in-class signal-to-noise ratio (SNR) (>5:1) and liquid tolerance for capacitive sensing.
  - "Always-On" sensing in Deep Sleep mode with hardware-based wake on touch detection for ultra-low power operation in standby mode.
  - Autonomous channel scanning without assistance from the MCU core for low power optimization with active touch detection and tracking
  - Advanced proximity sensing with directivity with machine learning based algorithms
  - Infineon-supplied software middleware makes capacitive sensing design easy
  - Automatic hardware tuning (SmartSense)
- · Serial communication
  - Two independent runtime reconfigurable serial communication blocks (SCBs) with re-configurable I<sup>2</sup>C, SPI, or UART functionality in one block with master/slave I<sup>2</sup>C functionality in the other.
- Timing and pulse-width modulation
  - Two 16-bit timer/counter/pulse-width modulator (TCPWM) blocks
  - Center-aligned, edge, and pseudo-random modes
  - Comparator-based triggering of kill signals
  - Quadrature decoder
- Clock sources
  - ±2% Internal main oscillator (IMO)
  - 40 kHz Internal low-power oscillator (ILO)

### Based on Arm® Cortex®-M0+ CPU

# infineon

**Features** 

- Up to 21 programmable GPIO pins
  - 25-pin WLCSP (0.35 mm pitch), 24-pin QFN (0.5 mm pitch), and a 16-pin QFN package (0.5 mm pitch).
  - GPIO pins can have sensing or digital functionality
- ModusToolbox<sup>™</sup> software
  - Comprehensive collection of multi-platform tools and software libraries
  - Includes board support packages (BSPs), peripheral driver library (PDL), and middleware such as CAPSENSE™
- Industry-standard tool compatibility
  - After configuration, development can be done with Arm®-based industry-standard development tools

### Based on Arm® Cortex®-M0+ CPU

Development ecosystem



### Development ecosystem

### PSoC<sup>™</sup> 4 MCU resources

Infineon® provides a wealth of data at **www.infineon.com** to help you select the right PSoC™ MCU device and quickly and effectively integrate it into your design. The following is an abbreviated, hyperlinked list of resources for PSoC™ 4 MCU:

- Overview: PSoC<sup>™</sup> portfolio, PSoC<sup>™</sup> roadmap
- Product selectors: PSoC™ 4 MCU
- **Application notes** cover a broad range of topics, from basic to advanced level; please refer to the following when using this device:
  - AN79953: Getting started with PSoC<sup>™</sup> 4
  - AN88619: PSoC™ 4 MCU hardware design considerations
  - AN85951: PSoC<sup>™</sup> 4 and PSoC<sup>™</sup> 6 MCU CAPSENSE<sup>™</sup> design guide
  - AN234231: Achieving lowest power capacitive and inductive sensing with PSoC™ 4000T
  - AN86233: PSoC<sup>™</sup> 4 MCU power reduction techniques
- Code examples demonstrate product features and usage, and are also available on GitHub repositories.
- Technical reference manuals (TRMs) provide detailed descriptions of PSoC<sup>™</sup> 4 MCU architecture and registers.
- PSoC™ 4 MCU programming specification provides the information necessary to program PSoC™ 4 MCU nonvolatile memory.
- · Development tools
  - ModusToolbox™ software enables cross platform code development with a robust suite of tools and software libraries
  - Evaluation, system solution, and development kits will be available for the PSoC™ 4000T at product release.
  - The CY8CKIT-040T PSoC<sup>™</sup> 4000T CAPSENSE<sup>™</sup> evaluation kit enables you to evaluate and develop with Infineon's fifth-generation, low-power CAPSENSE<sup>™</sup> solution using the PSoC<sup>™</sup> 4000T device..
  - MiniProg4 and MiniProg3 all-in-one development programmers and debuggers.
  - PSoC™ 4 MCU CAD libraries provide footprint and schematic support for common tools. IBIS models are also available.
- Training videos are available on a wide range of topics including the PSoC™ 4 MCU 101 series.
- Infineon developer community enables connection with fellow PSoC<sup>™</sup> developers around the world, 24 hours
  a day, 7 days a week, and hosts a dedicated PSoC<sup>™</sup> 4 MCU community.
- WLCSP bootloader package
  - The WLCSP bootloader package is supplied with an I2C bootloader installed in flash. The bootloader is compatible with the ModusToolbox™ DFU middleware and has the following default configurations:
  - I2C SCL and SDA connected to port pins P2.2 and P2.3 respectively (external pull-up resistors required)
  - I2C Slave mode, address 0x0C, data rate = 400 Kbps
  - Occupies the bottom 12.5 KB of flash, 0x00000000 to 0x00003200
  - Supports single application, starting from 0x00003200 to max flash size of the variant minus 256 bytes (this 256 bytes is bootloader metadata)
  - Bootloader mode timeout is 2 seconds
  - Features a device-specific Product ID to verify flashing of the application image on the intended target. The Product ID is a four-byte value pre-programmed in the bootloader, where the first 2 bytes (MSB first) are the Silicon ID, and the next two bytes are the bootloader version (0x0002).
  - Other bootloader options are set by the ModusToolbox<sup>™</sup> DFU middleware default option

For more information on this bootloader, see the following application note:

- AN236282 - Device Firmware Update (DFU) middleware (MW) for ModusToolbox™

Note that a ModusToolbox™ bootloadable project must be associated with .hex, .cyacd2, and .elf files for the bootloader project that is configured for the target device. The factory-installed bootloader can be overwritten using JTAG or SWD programming.

### Based on Arm® Cortex®-M0+ CPU

ModusToolbox<sup>™</sup> software



### ModusToolbox™ software

ModusToolbox™ software is comprehensive collection of multi-platform tools and software libraries that enable an immersive development experience for creating converged MCU and wireless systems. It is:

- Comprehensive it has the resources you need
- Flexible you can use the resources in your own workflow
- Atomic you can get just the resources you want
   Infineon provides a large collection of code repositories on GitHub, including:
- · Board support packages (BSPs) aligned with Infineon kits
- Low-level resources, including a peripheral driver library (PDL)
- Middleware enabling industry-leading features such as CAPSENSE™
- An extensive set of thoroughly tested code example applications

ModusToolbox<sup>™</sup> software is IDE-neutral and easily adaptable to your workflow and preferred development environment. It includes a project creator, peripheral and library configurators, a library manager, as well as the optional Eclipse IDE for ModusToolbox<sup>™</sup> software, as **Figure 1** shows. For information on using Infineon tools, refer to the documentation delivered with ModusToolbox<sup>™</sup> software, and **AN79953: Getting started with PSoC<sup>™</sup> 4**.



Figure 1 ModusToolbox™ software tools

### Based on Arm® Cortex®-M0+ CPU





### Table of contents

| Features                                           | 1  |
|----------------------------------------------------|----|
| Development ecosystem                              | 3  |
| ModusToolbox™ software                             | 4  |
| Table of contents                                  | 5  |
| Block diagram                                      | 6  |
| 1 Functional definition                            | 7  |
| 1.1 CPU and memory subsystem                       | 7  |
| 1.2 System resources                               |    |
| 1.3 Fixed function digital blocks                  | 9  |
| 1.4 GPIO                                           | 10 |
| 1.5 Special function peripherals                   | 10 |
| 2 Pinouts                                          | 11 |
| 2.1 Alternate pin functions                        | 12 |
| 3 Power                                            |    |
| 3.1 Mode 1: 2.0 V to 5.5 V external supply         | 14 |
| 3.2 Mode 2: 1.8 V ±5% external supply              | 15 |
| 4 Electrical specifications                        |    |
| 4.1 Absolute maximum ratings                       | 16 |
| 4.2 Device-level specifications                    | 17 |
| 4.3 Digital peripherals                            | 22 |
| 4.4 Memory                                         | 25 |
| 4.5 System resources                               |    |
| 5 Ordering information                             | 27 |
| 6 Packaging                                        | 29 |
| 6.1 Package diagrams                               |    |
| 7 Application example schematic for 7 × 6 touchpad |    |
| 8 Acronyms                                         |    |
| 9 Document conventions                             |    |
| 9.1 Units of measure                               |    |
| Revision history                                   | 39 |

Block diagram



### **Block diagram**



Figure 2 Block diagram

This device includes extensive support for programming, testing, debugging, and tracing both hardware and firmware

The Arm® serial-wire debug (SWD) interface supports all programming and debug features of the device.

Complete debug-on-chip functionality enables full-device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debug.

The ModusToolbox™ IDE provides fully integrated programming and debug support for this device. The SWD interface is fully compatible with industry-standard third-party tools. It has the following advantages:

- Allows disabling of debug features
- Robust flash protection
- Allows customer-proprietary functionality to be implemented in on-chip programmable blocks

The debug circuits are enabled by default and can be disabled in firmware. If they are not enabled, the only way to re-enable them is to erase the entire device if not erase protected, clear flash protection, and reprogram the device with new firmware that enables debugging. Thus firmware control of debugging cannot be over-ridden without erasing the firmware thus providing security.

Additionally, all device interfaces can be permanently disabled (device security) for applications concerned about phishing attacks due to a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. All programming, debug, and test interfaces are disabled when maximum device security is enabled. Therefore, this device, with device security enabled, may not be returned for failure analysis. This is a trade-off it allows the customer to make.

Based on Arm® Cortex®-M0+ CPU

Functional definition



### 1 Functional definition

### 1.1 CPU and memory subsystem

### 1.1.1 CPU

The Cortex®-M0+ CPU in PSoC™ 4000T is part of the 32-bit MCU subsystem, which is optimized for low-power operation with extensive clock gating. Most instructions are 16 bits in length and the CPU executes a subset of the thumb-2 instruction set. It includes a nested vectored interrupt controller (NVIC) block with eight interrupt inputs and also includes a wakeup interrupt controller (WIC). The WIC can wake the processor from deep sleep mode, allowing power to be switched off to the main processor when the chip is in deep sleep mode.

The CPU subsystem includes the serial wire debug (SWD) interface, which is a two-wire form of JTAG. The debug configuration used for PSoC<sup>™</sup> 4000T has four breakpoint (address) comparators and two watchpoint (data) comparators.

#### 1.1.2 Flash

The PSoC™ 4000T device has a 64 KB flash module with a flash accelerator, tightly coupled to the CPU to improve average access times from the flash block. The low-power flash block is designed to deliver two wait-state (WS) access time at 48 MHz. The flash accelerator delivers 85% of single-cycle SRAM access performance on average.

#### 1.1.3 SRAM

8KB of SRAM are provided with zero wait-state access at 48 MHz.

### 1.1.4 SROM

An 8 KB supervisory ROM that contains boot and configuration routines is provided.

### 1.2 System resources

### 1.2.1 Power system

The power system is described in detail in the section **Power**. It provides assurance that voltage levels are as required for each respective mode and either delays mode entry (for example, on power-on reset (POR)) until voltage levels are as required for proper functionality, or generates resets (for example, on brown-out detection). It operates with a single external supply over the range of either  $1.8 \text{ V} \pm 5\%$  (externally regulated) or 1.8 to 5.5 V (internally regulated) and has three different power modes, transitions between which are managed by the power system. PSoC<sup>TM</sup> 4000T provides active, sleep, and deep sleep low-power modes.

All subsystems are operational in active mode. The CPU subsystem (CPU, flash, and SRAM) is clock-gated off in sleep mode, while all peripherals and interrupts are active with instantaneous wake-up on a wake-up event. In deep sleep mode, the high-speed clock and associated circuitry is switched off; wake-up from this mode takes 35  $\mu$ s. The touch sensing system can remain operational in Deep Sleep mode and provide an interrupt in wake-on-touch or proximity modes.

**Functional definition** 



### 1.2.2 Clock system

The PSoC™ 4000T clock system is responsible for providing clocks to all subsystems that require clocks and for switching between different clock sources without glitching. In addition, the clock system ensures that there are no metastable conditions.

The clock system for the PSoC<sup>™</sup> 4000T consists of the IMO, ILO, and provision for an external clock.



Figure 3 MCU clocking architecture

The HFCLK signal can be divided down as shown to generate synchronous clocks for the peripherals. There are four clock dividers for the PSoC™ 4000T. There are two 16-bit integer dividers allowing a lot of flexibility in generating fine-grained frequency values. And there is one 16.5-bit fractional dividers and one 24.5-bit fractional divider.

### 1.2.3 IMO clock source

The IMO is the primary source of internal clocking in the PSoC<sup>™</sup> 4000T. It is trimmed during testing to achieve the specified accuracy. The IMO default frequency is 24 MHz and it can be adjusted from 24 to 48 MHz in steps of 4 MHz. The IMO tolerance is ±2% over the entire voltage and temperature range.

### 1.2.4 ILO clock source

The ILO is a very low power, nominally 40 kHz oscillator, which is primarily used to generate clocks for the watchdog timer (WDT) and peripheral operation in deep sleep mode. ILO-driven counters can be calibrated to the IMO to improve accuracy.

### 1.2.5 Watchdog timer and counters

A watchdog timer is implemented in the clock block running from the ILO; this allows watchdog operation during deep sleep and generates a watchdog reset if not serviced before the set timeout occurs. The watchdog reset is recorded in a reset cause register, which is firmware readable.

### 1.2.6 Reset

PSoC<sup>™</sup> 4000T can be reset from a variety of sources including a software reset. Reset events are asynchronous and guarantee reversion to a known state. The reset cause is recorded in a register, which is sticky through reset and allows software to determine the cause of the reset. An XRES pin is reserved for external reset by asserting it active low. The XRES pin has an internal pull-up resistor that is always enabled.

Based on Arm® Cortex®-M0+ CPU

**Functional definition** 



### 1.3 Fixed function digital blocks

### 1.3.1 TCPWM block

The TCPWM block consists of a 16-bit counter with user-programmable period length. There is a capture register to record the count value at the time of an event (which may be an I/O event), a period register that is used to either stop or auto-reload the counter when its count is equal to the period register, and compare registers to generate compare value signals that are used as PWM duty cycle outputs. The block also provides true and complementary outputs with programmable offset between them to allow use as dead-band programmable complementary PWM outputs. It also has a kill input to force outputs to a predetermined state. Each block also incorporates a quadrature decoder. There are two TCPWM blocks in PSoC™ 4000T.

### 1.3.2 Serial communication block (SCB)

PSoC<sup>™</sup> 4000T has two serial communication blocks, which can be programmed to have SPI, I<sup>2</sup>C, or UART functionality. One block can operate in any mode, the other block is an I<sup>2</sup>C master/slave block primarily intended to be the interface to a host.

### 1.3.2.1 I<sup>2</sup>C mode

The hardware I<sup>2</sup>C block implements a full multi-master and slave interface (it is capable of multi-master arbitration). This block is capable of operating at speeds of up to 1000 kbps (fast mode plus) and has flexible buffering options to reduce interrupt overhead and latency for the CPU. It also supports EZI2C that creates a mailbox address range in the memory of PSoC™ 4000T and effectively reduces I<sup>2</sup>C communication to reading from and writing to an array in memory. In addition, the block supports an 8-deep FIFO for receive and transmit which, by increasing the time given for the CPU to read data, greatly reduces the need for clock stretching caused by the CPU not having read data on time.

The  $I^2C$  peripheral is compatible with the  $I^2C$  Standard-mode and Fast-mode devices as defined in the NXP  $I^2C$ -bus specification and user manual (UM10204). The  $I^2C$  bus I/O is implemented with GPIO in open-drain modes.

PSoC<sup>™</sup> 4000T is not completely compliant with the I<sup>2</sup>C spec in the following respect:

• GPIO cells are not overvoltage tolerant and, therefore, cannot be hot-swapped or powered up independently of the rest of the I<sup>2</sup>C system.

#### 1.3.2.2 **UART** mode

This is a full-feature UART operating at up to 1-Mbps. In addition, it supports the 9-bit multiprocessor mode that allows addressing of peripherals connected over common Rx and Tx lines. Common UART functions such as parity error, break detect, and frame error are supported. An 8-deep FIFO allows much greater CPU service latencies to be tolerated.

### 1.3.2.3 **SPI mode**

The SPI mode supports full Motorola SPI, TI SSP (adds a start pulse used to synchronize SPI Codecs), and National Microwire (half-duplex form of SPI). The SPI block can use the FIFO.

### Based on Arm® Cortex®-M0+ CPU

**Functional definition** 



### 1.4 **GPIO**

PSoC<sup>™</sup> 4000T has up to 21 GPIOs. The GPIO block implements the following:

- Eight drive modes:
  - Analog input mode (input and output buffers disabled)
  - Input only
  - Weak pull-up with strong pull-down
  - Strong pull-up with weak pull-down
  - Open drain with strong pull-down
  - Open drain with strong pull-up
  - Strong pull-up with strong pull-down
  - Weak pull-up with weak pull-down
- Input threshold select (CMOS or LVTTL).
- Individual control of input and output buffer enabling/disabling in addition to the drive strength modes
- Selectable slew rates for dV/dt related noise control to improve EMI

The pins are organized in logical entities called ports, which are 8-bit in width (less for ports 5 and 6). During power-on and reset, the blocks are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix is used to multiplex between various signals that may connect to an I/O pin.

Data output and pin state registers store, respectively, the values to be driven on the pins and the states of the pins themselves. Every I/O pin can generate an interrupt if so enabled and each I/O port has an interrupt request (IRQ) and interrupt service routine (ISR) vector associated with it.

# 1.5 Special function peripherals

### 1.5.1 CAPSENSE™ sensing

CAPSENSE™ is supported in PSoC™ 4000T via the MSCLP CAPSENSE™ block. There is one MSCLP block in the PSoC™ 4000T which can be used to scan sense inputs autonomously (without CPU sequencing and intervention) in deep sleep and active modes. CAPSENSE™ function can thus be provided on a pin or group of pins in a system via autonomous scanning or via firmware control.

The PSoC™ 4000T MSCLP block provides the following improvements over previous generation capacitive sensing blocks:

- Improved SNR based on the all new ratio-metric analog architecture and advanced hardware filtering to enable modern sleek user interface solutions with superior liquid tolerance and provides robust and reliable touch HMI solution for harsh environments.
- Higher sensitivity to support smaller sensors, higher proximity detection range, and a much wider range of overlay thicknesses and materials.
- Ultra-low power operation through "Always-On" sensing which provides hardware-based sensor-data-processing for automatic touch detection in device Deep Sleep mode, to allow wake-on-touch operation.
- Autonomous, i.e. CPU independent, channel sequencing and scanning, for low power optimization.
- Improved shield drive method and support for wider range of shield electrode capacitances for superior liquid tolerance.
- Higher sensor capacitance range to support easier layout and wider variety of sensors.
- Improved EMI performance
- A driver is provided for the CAPSENSE™ block for easy usability.
- The CAPSENSE™ block provides multiple sensing methods such as mutual capacitance sensing, self-capacitance sensing, and inductive sensing.
- The MSCLP has two very low power scanning modes: Wake-on-Touch (WoT) and Active Low Refresh (ALR). WoT is an autonomous scanning mode.

Based on Arm® Cortex®-M0+ CPU

**Pinouts** 



### 2 Pinouts

**Table 1** provides the pin list for PSoC<sup>™</sup> 4000T for the 16-pin QFN, 24-pin QFN, and 25-pin WLCSP packages.

Table 1 PSoC<sup>™</sup> 4000T pin list

| 16  | G-QFN | 2   | 4-QFN | 2   | 25-CSP |
|-----|-------|-----|-------|-----|--------|
| Pin | Name  | Pin | Name  | Pin | Name   |
| 9   | P0.0  | 13  | P0.0  | D1  | P0.0   |
| 10  | P0.1  | 14  | P0.1  | C3  | P0.1   |
|     |       | 15  | P0.2  | C2  | P0.2   |
|     |       | 16  | P0.3  | C1  | P0.3   |
| 11  | P0.4  | 17  | P0.4  | B1  | P0.4   |
|     |       |     |       | B2  | P0.5   |
| 12  | XRES  | 18  | XRES  | В3  | XRES   |
| 13  | VCCD  | 19  | VCCD  | A1  | VCCD   |
| 14  | VSSD  | 20  | VSSD  | A2  | VSSD   |
| 15  | VDDD  | 21  | VDDD  | A3  | VDDD   |
| 16  | VSSA  | 22  | VSSA  | A2  | VSSD   |
|     |       | 23  | P1.0  | A4  | P1.0   |
|     |       | 24  | P2.0  | B4  | P2.0   |
|     |       | 1   | P2.1  | A5  | P2.1   |
| 1   | P2.2  | 2   | P2.2  | B5  | P2.2   |
| 2   | P2.3  | 3   | P2.3  | C5  | P2.3   |
| 3   | P2.4  | 4   | P2.4  | C4  | P2.4   |
| 4   | P2.5  | 5   | P2.5  | D5  | P2.5   |
|     |       | 6   | P3.0  | E5  | P3.0   |
|     |       |     |       | D4  | P3.1   |
| 5   | P3.2  | 7   | P3.2  | E4  | P3.2   |
| 6   | P3.3  | 8   | P3.3  | D3  | P3.3   |
|     |       | 9   | P4.0  | E3  | P4.0   |
|     |       | 10  | P4.1  | D2  | P4.1   |
| 7   | P4.2  | 11  | P4.2  | E2  | P4.2   |
| 8   | P4.3  | 12  | P4.3  | E1  | P4.3   |

### Descriptions of the power pins are as follows:

VDDD: Power supply for the digital section.

VSSD, VSSA: Ground pins for the digital and CAPSENSE™ sections respectively.

VCCD: Regulated digital supply (1.8 V ±5%)

### **GPIOs by package:**

| Number | 25-WLCSP | 24-QFN | 16-QFN |
|--------|----------|--------|--------|
| GPIO   | 21       | 19     | 11     |

**Pinouts** 

### 2.1 Alternate pin functions

Each port pin has multiple alternate functions. These are defined in **Table 2**. The columns ACT #x and DS #y denote active and deep sleep mode signals respectively.

The notation for a signal is of the form "IPName[x].signal\_name[u]:y", where:

IPName = Name of the block (such as tcpwm)

x = Unique instance of the IP.

Signal\_name = Name of the signal.

u = Signal number where there is more than one signal for a particular signal name.

y = Designates copies of the signal name.

For example, the name "tcpwm[0].line\_compl[3]:4" indicates that this is instance 0 of a TCPWM block, the signal is "line\_compl # 3 (complement of the line output)", and this is the fourth occurrence (copy) of the signal.

Signal copies are provided to allow flexibility in routing and to maximize use of on-chip resources.

Table 2 Pin alternate function table for PSoC<sup>™</sup> 4000T

| Name | MSCLP/IOSS                | ACT #0                   | ACT #1            | ACT #3         | DS #0            | DS #1               | DS #2            | DS #3                |
|------|---------------------------|--------------------------|-------------------|----------------|------------------|---------------------|------------------|----------------------|
| P0.0 | csd.msc_gpio_ctrl_sns[0]  |                          |                   | tcpwm.tr_in[0] | csd.msc_ddrv[0]  | csd.ext_sync:0      |                  | scb[0].spi_select1:0 |
| P0.1 | csd.msc_gpio_ctrl_sns[1]  |                          |                   | tcpwm.tr_in[1] | csd.msc_ddrv[1]  | csd.ext_sync_clk:0  |                  | scb[0].spi_select2:0 |
| P0.2 | csd.msc_gpio_ctrl_sns[2]  |                          | scb[0].uart_rx:2  |                | csd.msc_ddrv[2]  | cpuss.swd_clk:1     | scb[0].i2c_scl:2 | scb[0].spi_mosi:0    |
| P0.3 | csd.msc_gpio_ctrl_sns[3]  |                          | scb[0].uart_tx:2  |                | csd.msc_ddrv[3]  | cpuss.swd_data:1    | scb[0].i2c_sda:2 | scb[0].spi_miso:0    |
| P0.4 | csd.msc_gpio_ctrl_sns[4]  | srss.ext_clk             | scb[0].uart_cts:2 |                | csd.msc_ddrv[4]  | csd.ext_frm_start:0 |                  | scb[0].spi_clk:0     |
| P0.5 | csd.msc_gpio_ctrl_sns[5]  |                          | scb[0].uart_rts:2 |                | csd.msc_ddrv[5]  |                     |                  | scb[0].spi_select0:0 |
| P1.0 | csd.msc_gpio_ctrl_sns[6]  | tcpwm.line[1]:2          |                   | tcpwm.tr_in[2] | csd.msc_ddrv[6]  |                     |                  | scb[0].spi_select3:0 |
| P2.0 | csd.msc_gpio_ctrl_sns[7]  | tcpwm.line<br>compl[1]:2 |                   | tcpwm.tr_in[3] | csd.msc_ddrv[7]  | csd.obs_data[3]     |                  |                      |
| P2.1 | csd.msc_gpio_ctrl_sns[8]  |                          |                   |                | csd.msc_ddrv[8]  | csd.obs_data[2]     |                  |                      |
| P2.2 | csd.msc_gpio_ctrl_sns[9]  | tcpwm.line[0]:1          | scb[0].uart_rx:3  | tcpwm.tr_in[4] | csd.msc_ddrv[9]  | csd.obs_data[1]     | scb[1].i2c_scl:1 | scb[0].spi_mosi:3    |
| P2.3 | csd.msc_gpio_ctrl_sns[10] | tcpwm.line<br>compl[0]:1 | scb[0].uart_tx:3  | tcpwm.tr_in[5] | csd.msc_ddrv[10] | csd.obs_data[0]     | scb[1].i2c_sda:1 | scb[0].spi_miso:3    |
| P2.4 | csd.msc_gpio_ctrl_sns[11] | tcpwm.line[1]:1          | scb[0].uart_cts:3 |                | csd.msc_ddrv[11] | csd.ext_sync:1      |                  | scb[0].spi_clk:3     |
| P2.5 | csd.msc_gpio_ctrl_sns[12] | tcpwm.line<br>compl[1]:1 | scb[0].uart_rts:3 |                | csd.msc_ddrv[12] | csd.ext_sync_clk:1  |                  | scb[0].spi_select0:3 |
| P3.0 | csd.msc_gpio_ctrl_sns[13] | tcpwm.line[0]:0          | scb[0].uart_rx:1  |                | csd.msc_ddrv[13] | csd.ext_frm_start:1 | scb[0].i2c_scl:1 | scb[0].spi_mosi:1    |
| P3.1 | csd.msc_gpio_ctrl_sns[14] | tcpwm.line<br>compl[0]:0 | scb[0].uart_tx:1  |                | csd.msc_ddrv[14] |                     | scb[0].i2c_sda:1 | scb[0].spi_miso:1    |
| P3.2 | csd.msc_gpio_ctrl_sns[15] | tcpwm.line[1]:0          | scb[0].uart_cts:1 |                | csd.msc_ddrv[15] | cpuss.swd_data:0    | scb[1].i2c_sda:0 | scb[0].spi_clk:1     |



Power



### 3 Power

There are two distinct modes of operation. In mode 1, the supply voltage range is 2.0 V to 5.5 V (unregulated externally; internal regulator operational). In mode 2, the supply range is  $1.8 \text{ V} \pm 5\%$  (externally regulated; 1.71 to 1.89, internal regulator enabled).

### 3.1 Mode 1: 2.0 V to 5.5 V external supply

In this mode, PSoC<sup>TM</sup> 4000T is powered by an external power supply that can be anywhere in the range of 2.0 to 5.5 V. This range is also designed for battery-powered operation. For example, the chip can be powered from a battery system that starts at 3.5 V and works down to 2.0 V. In this mode, the internal regulator of PSoC<sup>TM</sup> 4000T supplies the internal logic and its output is connected to the  $V_{CCD}$  pin. The  $V_{CCD}$  pin must be bypassed to ground via an external capacitor (2.2  $\mu$ F; X5R ceramic or better) and must not be connected to anything else.



Figure 4 External supply range from 2.0 V to 5.5 V with internal regulator active

Power



# 3.2 Mode 2: 1.8 V ±5% external supply

In this mode,  $PSoC^{TM}$  4000T is powered by an external power supply that must be within the range of 1.71 to 1.89 V; note that this range needs to include the power supply ripple too. In this mode, the  $V_{DDD}$  and  $V_{CCD}$  pins are shorted together and bypassed. The internal regulator must be kept enabled.

Bypass capacitors must be used from  $V_{DDD}$  to ground. The typical practice for systems in this frequency range is to use a capacitor as shown in **Figure 5**, in parallel with a smaller capacitor (0.1  $\mu$ F, for example). Note that these are simply rules of thumb and that, for critical applications, the PCB layout, lead inductance, and the bypass capacitor parasitic should be simulated to design and obtain optimal bypassing.

Figure 5 shows an example of a bypass scheme.



Figure 5 External supply range - 1.8V ±5%

Based on Arm® Cortex®-M0+ CPU

**Electrical specifications** 



# 4 Electrical specifications

# 4.1 Absolute maximum ratings

### Table 3 Absolute maximum ratings

| Spec ID# | Parameter                   | Description                                                                                 | Min  | Тур | Max                       | Unit | Details/conditions                                                                                |
|----------|-----------------------------|---------------------------------------------------------------------------------------------|------|-----|---------------------------|------|---------------------------------------------------------------------------------------------------|
| SID1     | V <sub>DD_ABS</sub>         | Analog or digital supply relative to V <sub>SS</sub> (V <sub>SSD</sub> = V <sub>SSA</sub> ) | -0.5 | -   | 6.0                       | V    | Absolute maximum                                                                                  |
| SID2     | V <sub>CCD_ABS</sub>        | Direct digital core voltage input relative to Vssd                                          | -0.5 | -   | 1.95                      | ٧    | Absolute maximum                                                                                  |
| SID3     | V <sub>GPIO_ABS</sub>       | GPIO voltage; V <sub>DDD</sub> or V <sub>DDA</sub>                                          | -0.5 | -   | V <sub>DDD</sub> +<br>0.5 | V    | Absolute maximum                                                                                  |
| SID4     | I <sub>GPIO_ABS</sub>       | Current per GPIO                                                                            | -25  | -   | 25                        | mA   | Absolute maximum                                                                                  |
| SID5     | I <sub>GPIO_injection</sub> | GPIO injection current per pin                                                              | -0.5 | -   | 0.5                       | mA   | Absolute maximum                                                                                  |
| BID44    | ESD_HBM                     | Electrostatic discharge voltage                                                             | 2200 |     |                           | ٧    | Human Body Model ESD                                                                              |
| BID45    | ESD_CDM                     | Electrostatic discharge voltage                                                             | 500  |     |                           | V    | Charged Device Model ESD                                                                          |
| BID46    | I_LU                        | Latch-up current limits                                                                     | -100 |     | 100                       | mA   | Max/min current into<br>any input or output,<br>pin-to-pin,<br>pin-to-supply at 125° C<br>ambient |

Based on Arm® Cortex®-M0+ CPU

**Electrical specifications** 



#### **Device-level specifications** 4.2

#### **DC** specifications Table 4

| Spec ID# | Parameter                   | Description                                               | Min      | Тур | Max  | Unit | Details/conditions                                               |
|----------|-----------------------------|-----------------------------------------------------------|----------|-----|------|------|------------------------------------------------------------------|
| SID53    | V <sub>DDD</sub>            | Power supply Input Voltage                                | 2.0      |     | 5.5  | V    | With internal regulator enabled                                  |
| SID255   | V <sub>DDD</sub>            | Power supply Input Voltage                                | 1.71     | 1.8 | 1.89 | V    | Internal regulator enabled; VCCD connected to VDDD               |
| SID54    | V <sub>CCD</sub>            | Output voltage (for core logic)                           | -        | 1.8 | -    | V    | With internal regulator enabled                                  |
| SID55    | C <sub>EFC</sub>            | External regulator voltage bypass                         | -        | 2.2 | _    | μF   | X5R ceramic or better                                            |
| SID56    | C <sub>EXC</sub>            | Power supply decoupling capacitor (+/-30% max)            | -        | 4.7 | -    | μF   | X5R ceramic or better                                            |
| Active m | ode, V <sub>DDD</sub> = 1.  | 71V to 5.5 V                                              | <b>"</b> | 1.  | II.  | II.  |                                                                  |
| SID10    | I <sub>DD5</sub>            | Execute from flash; CPU at 6 MHz                          | -        | 1.8 | 2.7  | mA   | Typ = 25°C @ V <sub>DDD</sub> = 3.3 V. Max = 85°C @ 5.5 V.       |
| SID16    | I <sub>DD11</sub>           | Execute from flash; CPU at 24 MHz                         | -        | 3   | 4.8  | mA   | Typ = 25°C @ V <sub>DDD</sub> =<br>3.3 V. Max = 85°C @<br>5.5 V. |
| SID19    | I <sub>DD14</sub>           | Execute from flash; CPU at 48 MHz                         | -        | 5.4 | 6.9  | mA   | Typ = 25°C @ V <sub>DDD</sub> =<br>3.3V. Max = 85°C @<br>5.5 V.  |
| Sleep mo | ode, V <sub>DDD</sub> = 2.0 | to 5.5 V (Regulator on)                                   |          |     |      |      |                                                                  |
| SID22    | I <sub>DD17</sub>           | I <sup>2</sup> C wakeup, WDT, and comparators on. 6 MHz.  | -        | 1.7 | 2.2  | mA   | Typ = 25°C @ V <sub>DDD</sub> = 3.3 V. Max = 85°C @ 5.5 V.       |
| SID25    | I <sub>DD20</sub>           | I <sup>2</sup> C wakeup, WDT, and comparators on. 12 MHz. | -        | 2.2 | 2.5  | mA   | Typ = 25°C @ V <sub>DDD</sub> = 3.3 V. Max = 85°C @ 5.5 V.       |

Based on Arm® Cortex®-M0+ CPU



**Electrical specifications** 

**DC** specifications (continued) Table 4

| Spec ID#  | Parameter                   | Description                                               | Min | Тур | Max | Unit | Details/conditions                                                                  |
|-----------|-----------------------------|-----------------------------------------------------------|-----|-----|-----|------|-------------------------------------------------------------------------------------|
| Sleep mo  | ode, V <sub>DDD</sub> = 1.7 | '1 to 1.89 V                                              |     |     | ı   |      |                                                                                     |
| SID28     | I <sub>DD23</sub>           | I <sup>2</sup> C wakeup, WDT, and comparators on. 6 MHz.  | -   | 1.7 | 2.2 | mA   | Typ = 25°C @ V <sub>DDD</sub> = 1.8 V. Max = 85°C @ 1.89 V.                         |
| SID28A    | I <sub>DD23A</sub>          | I <sup>2</sup> C wakeup, WDT, and comparators on. 12 MHz. | -   | 2.2 | 2.5 | mA   | Typ = 25°C @ V <sub>DDD</sub> = 1.8 V. Max = 85°C @ 1.89 V.                         |
| Deep slee | ep mode, V <sub>DDD</sub>   | = 2.0 to 3.6 V                                            |     |     | •   |      |                                                                                     |
| SID31     | I <sub>DD26</sub>           | I <sup>2</sup> C wakeup and WDT on.                       | -   | 2.5 | 60  | μА   | Typ = 25°C @ V <sub>DDD</sub> = 3.3 V. Max = 85°C @ 3.6 V.                          |
| SID31A    | I <sub>DD26A</sub>          | I <sup>2</sup> C wakeup and WDT on.                       | -   | 2.5 | 18  | μА   | Typ = 25°C @ V <sub>DDD</sub> = 3.3 V. Max = 55°C @ 3.6 V                           |
| Deep slee | ep mode, V <sub>DDD</sub>   | = 3.6 to 5.5 V                                            |     |     | •   |      |                                                                                     |
| SID34     | I <sub>DD29</sub>           | I <sup>2</sup> C wakeup and WDT on.                       | -   | 2.5 | 60  | μΑ   | Typ = 25°C @ V <sub>DDD</sub> =<br>3.3 V. Max = 85°C @<br>5.5 V.                    |
| SID34A    | I <sub>DD29A</sub>          | I <sup>2</sup> C wakeup and WDT on.                       | -   | 2.5 | 19  | μА   | Typ = 25°C @ V <sub>DDD</sub> =<br>3.3 V. Max = 55°C @<br>V <sub>DDD</sub> = 5.5 V. |
| Deep sle  | ep mode, V <sub>DDD</sub>   | = 1.71 to 1.89 V                                          |     |     |     |      |                                                                                     |
| SID37     | I <sub>DD32</sub>           | I <sup>2</sup> C wakeup and WDT on.                       | -   | 2.5 | 65  | μА   | Typ = 25°C @ VDDD =<br>1.8V. Max = 85°C @<br>1.89 V                                 |
| SID37A    | I <sub>DD32A</sub>          | I <sup>2</sup> C wakeup and WDT on.                       | -   | 2.5 | 16  | μΑ   | Typ = 25°C @ VDDD =<br>1.8V. Max = 55°C @<br>1.89 V.                                |
| XRES cur  | rent                        |                                                           | •   |     |     |      |                                                                                     |
| SID307    | I <sub>DD_XR</sub>          | Supply current while XRES asserted                        | _   | 2.0 | 5   | mA   | -                                                                                   |

#### **AC specifications** Table 5

| Spec ID# | Parameter              | Description                 | Min | Тур | Max | Unit | Details/conditions         |
|----------|------------------------|-----------------------------|-----|-----|-----|------|----------------------------|
| SID48    | F <sub>CPU</sub>       | CPU frequency               | DC  | _   | 48  | MHz  | $1.71 \le V_{DDD} \le 5.5$ |
| SID49    | T <sub>SLEEP</sub>     | Wakeup from sleep mode      | _   | 0   | -   | μs   | -                          |
| SID50    | T <sub>DEEPSLEEP</sub> | Wakeup from deep sleep mode | -   | TBD | -   | μs   | _                          |

### Based on Arm® Cortex®-M0+ CPU

Electrical specifications



### 4.2.1 **GPIO**

### Table 6 GPIO DC specifications

| Spec ID# | Parameter             | Description                                                           | Min                       | Тур | Max                  | Unit | Details/conditions                                |
|----------|-----------------------|-----------------------------------------------------------------------|---------------------------|-----|----------------------|------|---------------------------------------------------|
| SID57    | V <sub>IH</sub>       | Input voltage high threshold                                          | $0.7 \times V_{DDD}$      | _   | _                    | V    | CMOS input                                        |
| SID58    | V <sub>IL</sub>       | Input voltage low threshold                                           | -                         | ı   | $0.3 \times V_{DDD}$ | V    | CMOS input                                        |
| SID241   | V <sub>IH</sub>       | LVTTL input, V <sub>DDD</sub> < 2.7V                                  | $0.7 \times V_{DDD}$      | ı   | _                    | V    | -                                                 |
| SID242   | V <sub>IL</sub>       | LVTTL input, V <sub>DDD</sub> < 2.7V                                  | -                         | ı   | $0.3 \times V_{DDD}$ | V    | -                                                 |
| SID243   | $V_{IH}$              | LVTTL input, V <sub>DDD</sub> ≥ 2.7V                                  | 2.0                       | ı   | _                    | V    | _                                                 |
| SID244   | V <sub>IL</sub>       | LVTTL input, V <sub>DDD</sub> ≥ 2.7V                                  | -                         | ı   | 0.8                  | V    | _                                                 |
| SID59    | V <sub>OH</sub>       | Output voltage high level                                             | V <sub>DDD</sub><br>-0.6  | -   | _                    | V    | $I_{OH} = 4 \text{ mA at } 3 \text{ V V}_{DDD}$   |
| SID60    | V <sub>OH</sub>       | Output voltage high level                                             | V <sub>DDD</sub><br>-0.5  | ı   | _                    | V    | $I_{OH} = 1 \text{ mA at } 1.8 \text{ V V}_{DDD}$ |
| SID61    | V <sub>OL</sub>       | Output voltage low level                                              | -                         | 1   | 0.6                  | V    | $I_{OL}$ = 4 mA at 1.8 V $V_{DDD}$                |
| SID62    | V <sub>OL</sub>       | Output voltage low level                                              | -                         | 1   | 0.6                  | V    | $I_{OL}$ = 10 mA at 3 V $V_{DDD}$                 |
| SID62A   | V <sub>OL</sub>       | Output voltage low level                                              | -                         | 1   | 0.4                  | V    | $I_{OL} = 3 \text{ mA at } 3 \text{ V V}_{DDD}$   |
| SID63    | R <sub>PULLUP</sub>   | Pull-up resistor                                                      | 3.5                       | 5.6 | 8.5                  | kΩ   | _                                                 |
| SID64    | R <sub>PULLDOWN</sub> | Pull-down resistor                                                    | 3.5                       | 5.6 | 8.5                  | kΩ   | _                                                 |
| SID65    | I <sub>IL</sub>       | Input leakage current (absolute value)                                | -                         | -   | 2                    | nA   | 25°C, V <sub>DDD</sub> = 3.0 V                    |
| SID65A   | I <sub>IL_CTBM</sub>  | Input leakage on CTBm input pins                                      | 1                         | -   | 4                    | nA   | _                                                 |
| SID66    | C <sub>IN</sub>       | Input capacitance                                                     | _                         | -   | 7                    | pF   | _                                                 |
| SID67    | V <sub>HYSTTL</sub>   | Input hysteresis LVTTL V <sub>DDD</sub> ≥ 2.7V                        | 25                        | 40  | _                    | mV   | -                                                 |
| SID68    | V <sub>HYSCMOS</sub>  | Input hysteresis CMOS                                                 | 0.05×<br>V <sub>DDD</sub> | 1   | _                    | mV   | -                                                 |
| SID69    | I <sub>DIODE</sub>    | Current through protection diode to V <sub>DDD</sub> /V <sub>SS</sub> | -                         | ı   | 100                  | μД   | -                                                 |
| SID69A   | I <sub>TOT_GPIO</sub> | Maximum total source or sink chip current                             | _                         | _   | 200                  | mA   | -                                                 |

### Based on Arm® Cortex®-M0+ CPU

**Electrical specifications** 



Table 7 GPIO AC specifications

| Spec ID# | Parameter            | Description                                                                    | Min | Тур | Max  | Unit | Details/conditions                      |
|----------|----------------------|--------------------------------------------------------------------------------|-----|-----|------|------|-----------------------------------------|
| SID70    | T <sub>RISEF</sub>   | Rise time in fast strong mode                                                  | 2   | -   | 12   | ns   | 3.3 V V <sub>DDD</sub> , Cload = 25 pF  |
| SID71    | T <sub>FALLF</sub>   | Fall time in fast strong mode                                                  | 2   | -   | 12   | ns   | 3.3 V V <sub>DDD</sub> , Cload = 25 pF  |
| SID72    | T <sub>RISES</sub>   | Rise time in slow strong mode                                                  | 10  | -   | 60   | ns   | 3.3 V V <sub>DDD</sub> , Cload = 25 pF  |
| SID73    | T <sub>FALLS</sub>   | Fall time in slow strong mode                                                  | 10  | _   | 60   | ns   | 3.3 V V <sub>DDD</sub> , Cload = 25 pF  |
| SID74    | F <sub>GPIOUT1</sub> | GPIO F <sub>OUT</sub> ; 3.3 V ≤ V <sub>DDD</sub> ≤ 5.5 V<br>Fast strong mode   | -   | _   | 33   | MHz  | 90/10%, 25-pF load,<br>60/40 duty cycle |
| SID75    | F <sub>GPIOUT2</sub> | GPIO F <sub>OUT</sub> ; 1.71 V≤ V <sub>DDD</sub> ≤ 3.3 V Fast strong mode      | -   | -   | 16.7 | MHz  | 90/10%, 25-pF load,<br>60/40 duty cycle |
| SID76    | F <sub>GPIOUT3</sub> | GPIO F <sub>OUT</sub> ; 3.3 V ≤ V <sub>DDD</sub> ≤ 5.5 V<br>Slow strong mode   | -   | -   | 7    | MHz  | 90/10%, 25-pF load,<br>60/40 duty cycle |
| SID245   | F <sub>GPIOUT4</sub> | GPIO F <sub>OUT</sub> ; 1.71 V ≤ V <sub>DDD</sub> ≤ 3.3 V<br>Slow strong mode. | -   | _   | 3.5  | MHz  | 90/10%, 25-pF load,<br>60/40 duty cycle |
| SID246   | F <sub>GPIOIN</sub>  | GPIO input operating frequency; 1.71 V ≤ V <sub>DDD</sub> ≤ 5.5 V              | -   | _   | 48   | MHz  | 90/10% V <sub>IO</sub>                  |

### 4.2.2 XRES

### Table 8 XRES DC specifications

| Spec ID# | Parameter            | Description                                                           | Min                       | Тур | Max                  | Unit | Details/conditions |
|----------|----------------------|-----------------------------------------------------------------------|---------------------------|-----|----------------------|------|--------------------|
| SID77    | V <sub>IH</sub>      | Input voltage high threshold                                          | 0.7 ×<br>V <sub>DDD</sub> | _   | _                    | V    | CMOS input         |
| SID78    | V <sub>IL</sub>      | Input voltage low threshold                                           | _                         | -   | $0.3 \times V_{DDD}$ | V    | CMOS input         |
| SID79    | R <sub>PULLUP</sub>  | Pull-up resistor                                                      | -                         | 60  | _                    | kΩ   | _                  |
| SID80    | C <sub>IN</sub>      | Input capacitance                                                     | -                         | -   | 7                    | pF   | _                  |
| SID81    | V <sub>HYSXRES</sub> | Input voltage hysteresis                                              | -                         | 100 | -                    | mV   | _                  |
| SID82    | I <sub>DIODE</sub>   | Current through protection diode to V <sub>DDD</sub> /V <sub>SS</sub> | _                         | _   | 100                  | μΑ   | -                  |

### Table 9 XRES AC specifications

| Spec ID# | Parameter               | Description                     | Min | Тур | Max | Unit | Details/conditions |
|----------|-------------------------|---------------------------------|-----|-----|-----|------|--------------------|
| SID83    | T <sub>RESETWIDTH</sub> | Reset pulse width               | 1   | -   | -   | μs   | -                  |
| BID194   | T <sub>RESETWAKE</sub>  | Wake-up time from reset release | -   | _   | 2.7 | ms   | -                  |

Based on Arm® Cortex®-M0+ CPU

**Electrical specifications** 



#### **CAPSENSE™** block 4.2.3

#### Table 10 MSCLP CAPSENSE™ specifications

| Spec ID#   | Parameter                   | Description                                                         | Min  | Тур | Max      | Unit       | Details/conditions                                                                                   |
|------------|-----------------------------|---------------------------------------------------------------------|------|-----|----------|------------|------------------------------------------------------------------------------------------------------|
| SIDMSC_2   | V <sub>DD_RIPPLE_1.8</sub>  | Max allowed ripple on power supply, 1kHz to 10MHz                   | -    | _   | ±25      | mV         | V <sub>DDD</sub> ≥ 1.75 V (with ripple), 25 °C TA, Sensitivity ≥ 50 counts/0.1 pF, 2 pF < Cs < 50 pF |
| SIDMSC_2B  | F <sub>MOD</sub>            | Modulator frequency                                                 | _    | _   | 46       | MHz        | All V <sub>DDD</sub>                                                                                 |
| SIDMSC_2C  | F <sub>MSCLP_IMO_TOL</sub>  | MSCLP clock frequency variation at 25, 38, and 46 MHz               | -2   | -   | +2.5     | %          | All V <sub>DDD</sub>                                                                                 |
| SIDMSC_5   | V <sub>MSC_LP</sub>         | Voltage range of operation                                          | 1.71 | _   | 5.5      | V          | 1.8 V ±5% Externally<br>regulated, 2V to 5.5 V<br>Externally unregulated                             |
| SIDMSC_6   | SNR                         | Ratio of counts of finger to noise. Guaranteed by characterization  | 5    | _   | _        | Ratio      | Capacitance range of 5 to 50 pF, Sensitivity ≥ 50 counts/0.1 pF. VDDA ≥ 2 V.                         |
| SIDMSC_7   | CMOD                        | External modulator capacitor.                                       | -    | 2.2 | -        | nF         | 5-V rating, X7R or NP0 cap.                                                                          |
| SIDMSC_x8  | F <sub>CAPSENSE</sub>       | Capacitive sense freq. range                                        | 45   |     | 600<br>0 | kHz        |                                                                                                      |
| SIDMSC_9   | Noise Floor<br>(CNS)        | System Noise Floor                                                  | -    | 0.1 | -        | fF-rm<br>s | With 8 pF input capacitance                                                                          |
| SIDMSC_10  | CIN_Self                    | Input capacitance Range for Self Capacitance                        | 2    | -   | 200      | pF         |                                                                                                      |
| SIDMSC_10A | CIN_Mutual                  | Input capacitance Range for<br>Mutual Capacitance                   | 0.5  | -   | 30       | pF         |                                                                                                      |
| SIDMSC_11  | MSC_WOT                     | Average current. Wake On<br>Touch mode. 16 Hz refresh<br>rate       |      | 6   |          | μΑ         | 52-pF sensor value, 0.2<br>pF sensitivity, 1.8 V.                                                    |
| SIDMSC_12  | MSC_ALR                     | Average current. Active Low<br>Refresh mode. 32 Hz refresh<br>rate. |      | 50  |          | μΑ         | 13 sensors, 4 pF each, 0.1pf sensitivity, 1.8 V.                                                     |
| SIDMSC_13  | MSC_ACT                     | Average current. CAPSENSE™ active scan mode. 128 Hz refresh rate.   |      | 200 |          | μА         | 13 sensors, 4 pF each, 0.1pf sensitivity, 1.8 V.                                                     |
| SIDMSC_12A | MSC_ALR4                    | Average current. Active Low<br>Refresh mode. 32 Hz refresh<br>rate. |      | 30  |          | μА         | 4 sensors, 4 pF each, 0.1 pF sensitivity, 1.8 V.                                                     |
| SIDMSC_13A | MSC_ACT4                    | Average current. CAPSENSE™ active scan mode. 128 Hz refresh rate.   |      | 110 |          | μА         | 4 sensors, 4 pF each, 0.1 pF sensitivity, 1.8 V.                                                     |
| SIDMSC_14  | I <sub>DD_MSC_SCAN_46</sub> | Sub-system current in CAPSENSE™ active scan mode at 46 MHz          |      | 2.5 |          | mA         | V <sub>DDD</sub> = 1.8 V                                                                             |
| SIDMSC_15  | I <sub>DD_MSC_SCAN_38</sub> | Subsystem current in CAPSENSE™ active scan mode at 38 MHz           |      | 2   |          | mA         | V <sub>DDD</sub> = 1.8 V                                                                             |

### Based on Arm® Cortex®-M0+ CPU

Electrical specifications



**Table 10** MSCLP CAPSENSE™ specifications (continued)

| Spec ID#  | Parameter                   | Description                                                                                             | Min | Тур  | Max | Unit | Details/conditions       |
|-----------|-----------------------------|---------------------------------------------------------------------------------------------------------|-----|------|-----|------|--------------------------|
| SIDMSC_16 | I <sub>DD_MSC_SCAN_25</sub> | Subsystem current in CAPSENSE™ active scan mode at 25 MHz                                               |     | 1.5  |     | mA   | V <sub>DDD</sub> = 1.8 V |
| SIDMSC_18 | I <sub>DD_MSC_SBY_46</sub>  | Subsystem current in Standby<br>mode at 46 MHz (CAPSENSE™<br>block enabled and ready to<br>begin frame) | ı   | 1.5  | 1   | mA   | V <sub>DDD</sub> = 1.8 V |
| SIDMSC_19 | I <sub>DD_MSC_SBY_38</sub>  | Subsystem current in Standby<br>mode at 38 MHz (CAPSENSE™<br>block enabled and ready to<br>begin frame) | -   | 1.25 | 1   | mA   | V <sub>DDD</sub> = 1.8 V |
| SIDMSC_20 | I <sub>DD_MSC_SBY_25</sub>  | Subsystem current in Standby<br>mode at 25 MHz (CAPSENSE™<br>block enabled and ready to<br>begin frame) | -   | 1    | -   | mA   | V <sub>DDD</sub> = 1.8 V |

# 4.3 Digital peripherals

# 4.3.1 Timer counter pulse-width modulator (TCPWM)

Table 11 TCPWM specifications

| Spec ID#     | Parameter             | Description                         | Min  | Тур | Max | Unit | Details/conditions                                                                                   |
|--------------|-----------------------|-------------------------------------|------|-----|-----|------|------------------------------------------------------------------------------------------------------|
| SID.TCPWM.1  | ITCPWM1               | Block current consumption at 3 MHz  | -    | _   | 45  | μА   | All modes<br>(Timer/counter/PWM)                                                                     |
| SID.TCPWM.2  | ITCPWM2               | Block current consumption at 12 MHz | -    | _   | 155 | μА   | All modes<br>(Timer/counter/PWM)                                                                     |
| SID.TCPWM.2A | ITCPWM3               | Block current consumption at 48 MHz | _    | _   | 650 | μА   | All modes<br>(Timer/counter/PWM)                                                                     |
| SID.TCPWM.3  | TCPWM <sub>FREQ</sub> | Operating frequency                 | _    | _   | Fc  | MHz  | Fc max = Fcpu.<br>Maximum = 48 MHz                                                                   |
| SID.TCPWM.4  | TPWM <sub>ENEXT</sub> | Input trigger pulse width           | 2/Fc | -   | -   | ns   | For all trigger events                                                                               |
| SID.TCPWM.5  | TPWM <sub>EXT</sub>   | Output trigger pulse widths         | 2/Fc | -   | -   | ns   | Minimum possible width of overflow, underflow, and CC (counter equals compare value) trigger outputs |
| SID.TCPWM.5A | TC <sub>RES</sub>     | Resolution of counter               | 1/Fc | _   | _   | ns   | Minimum time<br>between successive<br>counts                                                         |
| SID.TCPWM.5B | PWM <sub>RES</sub>    | PWM resolution                      | 1/Fc | _   | -   | ns   | Minimum pulse width of PWM output                                                                    |
| SID.TCPWM.5C | Q <sub>RES</sub>      | Quadrature inputs resolution        | 1/Fc | _   | _   | ns   | Minimum pulse width between quadrature phase inputs                                                  |

### Based on Arm® Cortex®-M0+ CPU

Electrical specifications



# 4.3.2 $I^2C$

### Table 12 I<sup>2</sup>C DC specifications

| Spec ID# | Parameter         | Description                          | Min | Тур | Max | Unit | Details/conditions |
|----------|-------------------|--------------------------------------|-----|-----|-----|------|--------------------|
| SID149   | I <sub>I2C1</sub> | Block current consumption at 100 kHz | -   | _   | 50  | μΑ   | -                  |
| SID150   | I <sub>I2C2</sub> | Block current consumption at 400 kHz | -   | -   | 135 | μΑ   | -                  |
| SID151   | I <sub>I2C3</sub> | Block current consumption at 1-Mbps  | -   | -   | 310 | μΑ   | -                  |
| SID152   | I <sub>I2C4</sub> | Block current in deep sleep mode     | -   | 1   | -   | μΑ   | -                  |

### Table 13 I<sup>2</sup>C AC specifications

| Spec ID# | Parameter         | Description | Min | Тур | Max | Unit | Details/conditions             |
|----------|-------------------|-------------|-----|-----|-----|------|--------------------------------|
| SID153   | F <sub>I2C1</sub> | Bit rate    | -   | -   | 1   | Mbps | HS I <sup>2</sup> C slave mode |

### 4.3.3 **UART**

### Table 14 UART DC specifications

| Spec ID# | Parameter          | Description                            | Min | Тур | Max | Unit | Details/conditions |
|----------|--------------------|----------------------------------------|-----|-----|-----|------|--------------------|
| SID160   | I <sub>UART1</sub> | Block current consumption at 100 Kbps  | -   | _   | 55  | μΑ   | -                  |
| SID161   | I <sub>UART2</sub> | Block current consumption at 1000 Kbps | -   | _   | 312 | μА   | -                  |

### Table 15 UART AC specifications

| Spec ID# | Parameter         | Description | Min | Тур | Max | Unit | Details/conditions |
|----------|-------------------|-------------|-----|-----|-----|------|--------------------|
| SID162   | F <sub>UART</sub> | Bit rate    | _   | -   | 1   | Mbps | -                  |

### 4.3.4 SPI

### Table 16 SPI DC specifications

| Spec ID# | Parameter | Description                         | Min | Тур | Max | Unit | Details/conditions |
|----------|-----------|-------------------------------------|-----|-----|-----|------|--------------------|
| SID163   | ISPI1     | Block current consumption at 1-Mbps | -   | -   | 360 | μΑ   | -                  |
| SID164   | ISPI2     | Block current consumption at 4-Mbps | -   | -   | 560 | μΑ   | -                  |
| SID165   | ISPI3     | Block current consumption at 8-Mbps | _   | -   | 600 | μΑ   | -                  |

### Table 17 SPI AC specifications

| Spec ID# | Parameter | Description                                       | Min | Тур | Max | Unit | Details/conditions |
|----------|-----------|---------------------------------------------------|-----|-----|-----|------|--------------------|
| SID166   | FSPI      | SPI operating frequency (Master; 6x oversampling) | _   | -   | 8   | MHz  | -                  |

### Based on Arm® Cortex®-M0+ CPU

Electrical specifications



 Table 17
 SPI AC specifications (continued)

| Spec ID#     | Parameter      | Description                                                 | Min | Тур | Max            | Unit | Details/conditions                    |
|--------------|----------------|-------------------------------------------------------------|-----|-----|----------------|------|---------------------------------------|
| SID167       | TDMO           | MOSI valid after sclock driving edge                        | -   | -   | 15             | ns   | -                                     |
| SID168       | TDSI           | MISO Valid before sclock capturing edge                     | 20  | -   | -              | ns   | Full clock, late MISO sampling        |
| SID169       | ТНМО           | Previous MOSI data hold time                                | 0   | _   | _              | ns   | Referred to Slave capturing edge      |
| SPI slave mo | de AC specific | ations                                                      |     |     |                |      |                                       |
| SID170       | TDMI           | MOSI valid before sclock capturing edge                     | 40  | _   | _              | ns   | -                                     |
| SID171       | TDSO           | MISO valid after sclock driving edge                        | -   | _   | 42 +<br>3*Tcpu | ns   | T <sub>CPU</sub> = 1/F <sub>CPU</sub> |
| SID171A      | TDSO_EXT       | MISO valid after sclock<br>driving edge in Ext. Clk<br>mode | -   | _   | 48             | ns   | -                                     |
| SID172       | THSO           | Previous MISO data hold time                                | 0   | -   | _              | ns   | -                                     |
| SID172A      | TSSELSSCK      | SSEL valid to first SCK valid edge                          | 100 | -   | _              | ns   | -                                     |

### Based on Arm® Cortex®-M0+ CPU

Electrical specifications



# 4.4 Memory

### Table 18Flash DC specifications

| Spec ID# | Parameter       | Description                     | Min  | Тур | Max | Unit | Details/conditions     |
|----------|-----------------|---------------------------------|------|-----|-----|------|------------------------|
| SID173   | $V_{PE}$        | Erase and program voltage       | 1.71 | -   | 5.5 | V    | _                      |
| SID173A  | I <sub>PW</sub> | Page write current at<br>16 MHz | ı    | _   | 3.5 | mA   | 5.5 V V <sub>DDD</sub> |

### Table 19 Flash AC specifications

| Spec ID# | Parameter               | Description                                                  | Min  | Тур | Max | Unit    | Details/conditions         |
|----------|-------------------------|--------------------------------------------------------------|------|-----|-----|---------|----------------------------|
| SID174   | T <sub>ROWWRITE</sub>   | Row (block) write time (erase and program)                   | -    | -   | 20  | ms      | Row (block) =<br>256 bytes |
| SID175   | T <sub>ROWERASE</sub>   | Row erase time                                               | -    | -   | 16  | ms      | -                          |
| SID176   | T <sub>ROWPROGRAM</sub> | Row program time after erase                                 | _    | -   | 4   | ms      | _                          |
| SID178   | T <sub>BULKERASE</sub>  | Bulk erase time (32 KB)                                      | -    | -   | 35  | ms      | -                          |
| SID180   | T <sub>DEVPROG</sub>    | Total device program time                                    | -    | -   | 7   | Seconds | -                          |
| SID181   | F <sub>END</sub>        | Flash endurance                                              | 100K | -   | -   | Cycles  | -                          |
| SID182   | F <sub>RET</sub>        | Flash retention. T <sub>A</sub> ≤ 55 °C,<br>100 K P/E cycles | 20   | _   | _   | Years   | _                          |
| SID182A  | -                       | Flash retention. T <sub>A</sub> ≤ 85 °C,<br>10K P/E cycles   | 10   | -   | -   | Years   | _                          |
| SID256   | TWS48                   | Number of wait states at 48 MHz                              | 2    | -   | -   |         | CPU execution from Flash   |
| SID257   | TWS24                   | Number of wait states at 24 MHz                              | 1    | -   | -   |         | CPU execution from Flash   |

# 4.5 System resources

# 4.5.1 Power-on reset (POR)

### Table 20 Power-on reset (PRES)

| Spec ID#  | Parameter             | Description            | Min  | Тур | Max  | Unit | Details/conditions |
|-----------|-----------------------|------------------------|------|-----|------|------|--------------------|
| SID.CLK#6 | SR_POW-<br>ER_UP      | Power supply slew rate | 1    | -   | 67   | V/ms | At power-up        |
| SID185    | V <sub>RISEIPOR</sub> | Rising trip voltage    | 0.80 | -   | 1.45 | V    | _                  |
| SID186    | V <sub>FALLIPOR</sub> | Falling trip voltage   | 0.70 | -   | 1.4  | V    | -                  |

### Table 21 Brown-out detect (BOD) for V<sub>CCD</sub>

| Spec ID# | Parameter              | Description                                | Min  | Тур | Max  | Unit | Details/conditions |
|----------|------------------------|--------------------------------------------|------|-----|------|------|--------------------|
| SID190   | V <sub>FALLPPOR</sub>  | BOD trip voltage in active and sleep modes | 1.48 | _   | 1.62 | V    | -                  |
| SID192   | V <sub>FALLDPSLP</sub> | BOD trip voltage in deep sleep             | 1.11 | _   | 1.5  | V    | -                  |

### PSoC™ 4 MCU: PSoC™ 4000T datasheet

### Based on Arm® Cortex®-M0+ CPU

**Electrical specifications** 



### 4.5.2 SWD interface

### Table 22 SWD interface specifications

| Spec ID# | Parameter        | Description                                                 | Min    | Тур | Max   | Unit | Details/conditions |
|----------|------------------|-------------------------------------------------------------|--------|-----|-------|------|--------------------|
| SID213   | F_SWDCLK1        | $3.3 \text{ V} \le \text{V}_{\text{DDD}} \le 5.5 \text{ V}$ | -      | -   | 14    | MHz  | SWDCLK ≤ 1/3 FCPU  |
| SID214   | F_SWDCLK2        | $1.71 \text{ V} \le \text{V}_{DDD} \le 3.3 \text{ V}$       | -      | _   | 7     | MHz  | SWDCLK ≤ 1/3 FCPU  |
| SID215   | T_SWDI<br>SETUP  | T = 1/f SWDCLK                                              | 0.25*T | -   | _     | ns   | -                  |
| SID216   | T_SWDI_HO<br>LD  | T = 1/f SWDCLK                                              | 0.25*T | -   | _     | ns   | -                  |
| SID217   | T_SWDO_VA<br>LID | T = 1/f SWDCLK                                              | -      | -   | 0.5*T | ns   | -                  |
| SID217A  | T_SWDO_HO<br>LD  | T = 1/f SWDCLK                                              | 1      | -   | _     | ns   | -                  |

### 4.5.3 Internal main oscillator

### Table 23 IMO DC specifications

| Spec ID# | # Parameter Description |                                 | Min | Тур | Max | Unit | Details/conditions |
|----------|-------------------------|---------------------------------|-----|-----|-----|------|--------------------|
| SID218   | I <sub>IMO1</sub>       | IMO operating current at 48 MHz | -   | -   | 250 | μД   | -                  |
| SID219   | I <sub>IMO2</sub>       | IMO operating current at 24 MHz | -   | -   | 180 | μД   | -                  |

### Table 24 IMO AC specifications

| Spec ID# | Parameter               | Description                                         | Min | Тур | Max | Unit | <b>Details/conditions</b> |
|----------|-------------------------|-----------------------------------------------------|-----|-----|-----|------|---------------------------|
| SID223   | F <sub>IMOTOL1</sub>    | Frequency variation at 24, 32, and 48 MHz (trimmed) | -   | -   | ±2  | %    | -                         |
| SID226   | T <sub>STARTIMO</sub>   | IMO startup time                                    | -   | -   | 7   | μs   | -                         |
| SID228   | T <sub>JITRMSIMO2</sub> | RMS jitter at 24 MHz                                | -   | 145 | 1   | ps   | _                         |

# 4.5.4 Internal low-speed oscillator

### Table 25 ILO DC specifications

| Spec ID# | Parameter         | Description                     | Min | Тур | Max  | Unit | Details/conditions |
|----------|-------------------|---------------------------------|-----|-----|------|------|--------------------|
| SID231   | I <sub>ILO2</sub> | ILO operating current at 32 KHz | _   | 0.3 | 1.05 | μΑ   | -                  |

### Table 26 ILO AC specifications

| Spec ID# | Parameter              | Description         | Min | Тур | Max | Unit | Details/conditions |  |
|----------|------------------------|---------------------|-----|-----|-----|------|--------------------|--|
| SID234   | T <sub>STARTILO1</sub> | ILO startup time    | -   | _   | 2   | ms   | -                  |  |
| SID236   | T <sub>ILODUTY</sub>   | ILO duty cycle      | 40  | 50  | 60  | %    | -                  |  |
| SID237   | F <sub>ILOTRIM1</sub>  | ILO frequency range | 20  | 40  | 80  | kHz  | _                  |  |

Based on Arm® Cortex®-M0+ CPU

Ordering information



# **5** Ordering information

The marketing part numbers for the PSoC™ 4000T devices are listed in the following table.

Table 27 PSoC™ 4000T ordering information

|                  |                   |                     |            |           | Feat      | ures      |              |            |      | Pa     | ackag  | es       |                    |
|------------------|-------------------|---------------------|------------|-----------|-----------|-----------|--------------|------------|------|--------|--------|----------|--------------------|
| Category         | MPN               | Max CPU Speed (MHz) | Flash (KB) | SRAM (KB) | CAPSENSE™ | Inductive | TCPWM Blocks | SCB blocks | 6PIO | 24-QFN | 16-QFN | 25-WLCSP | Temp range<br>(°C) |
|                  | CY8C4025LQI-T412  | 24                  | 32         | 4         | 1         |           | 2            | 2          | 19   | Χ      |        |          | -40 to 85          |
|                  | CY8C4025LQI-T411  | 24                  | 32         | 4         | 1         |           | 2            | 2          | 11   |        | Х      |          | -40 to 85          |
| 40x5             | CY8C4025FNI-T412T | 24                  | 32         | 4         | 1         |           | 2            | 2          | 21   |        |        | Х        | -40 to 85          |
| <del>1</del> 0,5 | CY8C4045LQI-T412  | 48                  | 32         | 4         | 1         |           | 2            | 2          | 19   | Х      |        |          | -40 to 85          |
|                  | CY8C4045LQI-T411  | 48                  | 32         | 4         | 1         |           | 2            | 2          | 11   |        | Χ      |          | -40 to 85          |
|                  | CY8C4045FNI-T412T | 48                  | 32         | 4         | 1         |           | 2            | 2          | 21   |        |        | Χ        | -40 to 85          |
|                  | CY8C4026LQI-T412  | 24                  | 64         | 8         | 1         |           | 2            | 2          | 19   | Χ      |        |          | -40 to 85          |
|                  | CY8C4026LQI-T411  | 24                  | 64         | 8         | 1         |           | 2            | 2          | 11   |        | Х      |          | -40 to 85          |
|                  | CY8C4026FNI-T412T | 24                  | 64         | 8         | 1         |           | 2            | 2          | 21   |        |        | Χ        | -40 to 85          |
|                  | CY8C4046LQI-T412  | 48                  | 64         | 8         | 1         |           | 2            | 2          | 19   | Χ      |        |          | -40 to 85          |
| 40x6             | CY8C4046LQI-T411  | 48                  | 64         | 8         | 1         |           | 2            | 2          | 11   |        | Х      |          | -40 to 85          |
|                  | CY8C4046FNI-T412T | 48                  | 64         | 8         | 1         |           | 2            | 2          | 21   |        |        | Χ        | -40 to 85          |
|                  | CY8C4046LQI-T452  | 48                  | 64         | 8         | 1         | 1         | 2            | 2          | 19   | Х      |        |          | -40 to 85          |
|                  | CY8C4046LQI-T451  | 48                  | 64         | 8         | 1         | 1         | 2            | 2          | 11   |        | Х      |          | -40 to 85          |
|                  | CY8C4046FNI-T452T | 48                  | 64         | 8         | 1         | 1         | 2            | 2          | 21   |        |        | Х        | -40 to 85          |

# PSoC™ 4 MCU: PSoC™ 4000T datasheet

### Based on Arm® Cortex®-M0+ CPU



Ordering information

The nomenclature used in the preceding table is based on the following part numbering convention:

| Field | Description       | Values  | Meaning                                    |
|-------|-------------------|---------|--------------------------------------------|
| CY8C  | Infineon prefix   | -       | -                                          |
| 4     | Architecture      | 4       | PSoC™ 4                                    |
| Α     | Family            | 1       | 4100 family                                |
| Б     | CDU are and       | 2       | 24 MHz                                     |
| В     | CPU speed         | 4       | 48 MHz                                     |
|       |                   | 4       | 16 KB                                      |
|       |                   | 5       | 32 KB                                      |
| 6     | Flash samasitus   | 6       | 64 KB                                      |
| С     | Flash capacity    | 7       | 128 KB                                     |
|       |                   | 8       | 256 KB                                     |
|       |                   | 9       | 384 KB                                     |
|       |                   | AX      | TQFP (0.8-mm pitch)                        |
|       |                   | AZ      | TQFP (0.5-mm pitch)                        |
| DE    | Package code      | LQ      | QFN                                        |
|       |                   | PV      | SSOP                                       |
|       |                   | FN      | CSP                                        |
| F     | Tomporature range | I       | Industrial                                 |
| Г     | Temperature range | Q       | Extended industrial                        |
|       |                   | S       | PSoC™ 4 S-series                           |
|       |                   | М       | PSoC™ 4 M-series                           |
| S     | Series designator | L       | PSoC™ 4 L-series                           |
|       |                   | BL      | PSoC™ 4 Bluetooth® LE-series               |
|       |                   | Т       | PSoC™ 4 T series                           |
| XYZ   | Attributes code   | 000-999 | Code of feature set in the specific family |

The following is an example of a part number:



Based on Arm® Cortex®-M0+ CPU

**Packaging** 



# 6 Packaging

The PSoC<sup>™</sup> 4000T is offered in 25-WLCSP, 24-QFN, and 16-QFN packages.

**Table 28** provides the package dimensions and Infineon drawing numbers.

### Table 28 Package list

| Spec ID# | Package      | Description                                         | Package diagram |
|----------|--------------|-----------------------------------------------------|-----------------|
| BID20    | 25-pin WLCSP | 0.35mm pitch                                        | 002-34703       |
| BID27    | 24-pin QFN   | $4 \times 4 \times 0.6$ mm height with 0.5-mm pitch | 002-16934       |
| BID34A   | 16-pin QFN   | 3 X 3 X 0.6 mm height with 0.5-mm pitch             | 001-09116       |

### Table 29Package thermal characteristics

| Parameter | Description                    | Package                 | Min | Тур | Max | Unit    |
|-----------|--------------------------------|-------------------------|-----|-----|-----|---------|
| TA        | Operating ambient temperature  | -                       | -40 | 25  | 85  | °C      |
| TJ        | Operating junction temperature | -                       | -40 | 25  | 105 | °C      |
| TJA       | Package $\theta_{JA}$          | WLCSP 25 (0.35mm pitch) | _   | TBD | _   | °C/Watt |
| TJC       | Package $\theta_{Jc}$          | WLCSP 25 (0.35mm pitch) | -   | TBD | _   | °C/Watt |
| TJA       | Package $\theta_{JA}$          | QFN 24 (0.5mm pitch)    | -   | TBD | _   | °C/Watt |
| TJC       | Package $\theta_{Jc}$          | QFN 24 (0.5mm pitch)    | -   | TBD | _   | °C/Watt |
| TJA       | Package $\theta_{JA}$          | QFN 16                  | -   | TBD | _   | °C/Watt |
| Tuc       | Package $\theta_{Jc}$          | QFN 16                  | -   | TBD | -   | °C/Watt |

### Table 30 Solder reflow peak temperature

| Package | Maximum peak temperature | Maximum time at peak temperature |
|---------|--------------------------|----------------------------------|
| All     | 260°C                    | 30 seconds                       |

### Table 31 Package moisture sensitivity level (MSL), IPC/JEDEC J-STD-020

| Package | MSL   |
|---------|-------|
| All     | MSL 3 |

**Packaging** 



# 6.1 Package diagrams



Figure 6 25-ball WLCSP (1.961 × 2.046 × 0.467mm)

0.00 BSC

SD/SE

8. JEDEC SPECIFICATION NO. REF.: N/A.

002-34703 \*\*

### PSoC™ 4 MCU: PSoC™ 4000T datasheet

### Based on Arm® Cortex®-M0+ CPU

**Packaging** 





Figure 7 24-pin QFN ((4 × 4 × 0.60mm) 2.75 × 2.75 E-pad (sawn)) package outline

### Based on Arm® Cortex®-M0+ CPU

Packaging





Figure 8 16-pin QFN (3 × 3 × 0.6 mm, sawn)

Application example schematic for 7 × 6 touchpad



# 7 Application example schematic for 7 × 6 touchpad



This is a reference schematic, which you can modify based on your application needs and must conform to this datasheet, application note **AN88619** (PSoC<sup>™</sup> 4 MCU hardware design considerations), and the "sensor pin selection" and other schematic guidelines provided in **AN85951** (PSoC<sup>™</sup> 4 and PSoC<sup>™</sup> 6 CAPSENSE<sup>™</sup> Design Guide).

Series resistors on sensor and shield lines are recommended to be 560 ohm but can be altered. Refer to **AN85951** for more details on "Series resistors on CAPSENSE™ pins".

For CMOD1 and CMOD2, use the value indicated in the electrical specifications for CMOD in this datasheet.

Based on Arm® Cortex®-M0+ CPU

Acronyms



Table 32 Acronyms used in this document

| Acronym | Description                                                                                      |  |  |  |
|---------|--------------------------------------------------------------------------------------------------|--|--|--|
| abus    | analog local bus                                                                                 |  |  |  |
| ADC     | analog-to-digital converter                                                                      |  |  |  |
| AG      | analog global                                                                                    |  |  |  |
| АНВ     | AMBA (advanced microcontroller bus architecture) high-performance bus, an Arm® data transfer bus |  |  |  |
| ALU     | arithmetic logic unit                                                                            |  |  |  |
| AMUXBUS | analog multiplexer bus                                                                           |  |  |  |
| API     | application programming interface                                                                |  |  |  |
| APSR    | application program status register                                                              |  |  |  |
| Arm®    | advanced RISC machine, a CPU architecture                                                        |  |  |  |
| ATM     | automatic thump mode                                                                             |  |  |  |
| BW      | bandwidth                                                                                        |  |  |  |
| CAN     | controller area network, a communications protocol                                               |  |  |  |
| CMRR    | common-mode rejection ratio                                                                      |  |  |  |
| CPU     | central processing unit                                                                          |  |  |  |
| CRC     | cyclic redundancy check, an error-checking protocol                                              |  |  |  |
| DAC     | digital-to-analog converter, see also IDAC, VDAC                                                 |  |  |  |
| DFB     | digital filter block                                                                             |  |  |  |
| DIO     | digital input/output, GPIO with only digital capabilities, no analog. See GPIO.                  |  |  |  |
| DMIPS   | Dhrystone million instructions per second                                                        |  |  |  |
| DMA     | direct memory access, see also TD                                                                |  |  |  |
| DNL     | differential nonlinearity, see also INL                                                          |  |  |  |
| DNU     | do not use                                                                                       |  |  |  |
| DR      | port write data registers                                                                        |  |  |  |
| DSI     | digital system interconnect                                                                      |  |  |  |
| DWT     | data watchpoint and trace                                                                        |  |  |  |
| ECC     | error correcting code                                                                            |  |  |  |
| ECO     | external crystal oscillator                                                                      |  |  |  |
| EEPROM  | electrically erasable programmable read-only memory                                              |  |  |  |
| EMI     | electromagnetic interference                                                                     |  |  |  |
| EMIF    | external memory interface                                                                        |  |  |  |
| EOC     | end of conversion                                                                                |  |  |  |
| EOF     | end of frame                                                                                     |  |  |  |
| EPSR    | execution program status register                                                                |  |  |  |
| ESD     | electrostatic discharge                                                                          |  |  |  |
| ETM     | embedded trace macrocell                                                                         |  |  |  |
| FIR     | finite impulse response, see also IIR                                                            |  |  |  |
| FPB     | flash patch and breakpoint                                                                       |  |  |  |

### Based on Arm® Cortex®-M0+ CPU



 Table 32
 Acronyms used in this document (continued)

| Acronym                  | Acronym Description                                    |  |  |
|--------------------------|--------------------------------------------------------|--|--|
| FS                       | full-speed                                             |  |  |
| GPIO                     | general-purpose input/output, applies to a PSoC™ pin   |  |  |
| HVI                      | high-voltage interrupt, see also LVI, LVD              |  |  |
| IC                       | integrated circuit                                     |  |  |
| IDAC                     | current DAC, see also DAC, VDAC                        |  |  |
| IDE                      | integrated development environment                     |  |  |
| I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol    |  |  |
| IIR                      | infinite impulse response, see also FIR                |  |  |
| ILO                      | internal low-speed oscillator, see also IMO            |  |  |
| IMO                      | internal main oscillator, see also ILO                 |  |  |
| INL                      | integral nonlinearity, see also DNL                    |  |  |
| I/O                      | input/output, see also GPIO, DIO, SIO, USBIO           |  |  |
| IPOR                     | initial power-on reset                                 |  |  |
| IPSR                     | interrupt program status register                      |  |  |
| IRQ                      | interrupt request                                      |  |  |
| ITM                      | instrumentation trace macrocell                        |  |  |
| LCD                      | liquid crystal display                                 |  |  |
| LIN                      | local interconnect network, a communications protocol. |  |  |
| LR                       | link register                                          |  |  |
| LUT                      | lookup table                                           |  |  |
| LVD                      | low-voltage detect, see also LVI                       |  |  |
| LVI                      | low-voltage interrupt, see also HVI                    |  |  |
| LVTTL                    | low-voltage transistor-transistor logic                |  |  |
| MAC                      | multiply-accumulate                                    |  |  |
| MCU                      | microcontroller unit                                   |  |  |
| MISO                     | master-in slave-out                                    |  |  |
| NC                       | no connect                                             |  |  |
| NMI                      | nonmaskable interrupt                                  |  |  |
| NRZ                      | non-return-to-zero                                     |  |  |
| NVIC                     | nested vectored interrupt controller                   |  |  |
| NVL                      | nonvolatile latch, see also WOL                        |  |  |
| opamp                    | operational amplifier                                  |  |  |
| PAL                      | programmable array logic, see also PLD                 |  |  |
| PC                       | program counter                                        |  |  |
| PCB                      | printed circuit board                                  |  |  |
| PGA                      | programmable gain amplifier                            |  |  |
| PHUB                     | peripheral hub                                         |  |  |
| PHY                      | physical layer                                         |  |  |
| PICU                     | port interrupt control unit                            |  |  |
| PLA                      | programmable logic array                               |  |  |

### Based on Arm® Cortex®-M0+ CPU



 Table 32
 Acronyms used in this document (continued)

| Acronym | Description                                                            |  |  |  |
|---------|------------------------------------------------------------------------|--|--|--|
| PLD     | programmable logic device, see also PAL                                |  |  |  |
| PLL     | phase-locked loop                                                      |  |  |  |
| PMDD    | package material declaration data sheet                                |  |  |  |
| POR     | power-on reset                                                         |  |  |  |
| PRES    | precise power-on reset                                                 |  |  |  |
| PRS     | pseudo random sequence                                                 |  |  |  |
| PS      | port read data register                                                |  |  |  |
| PSRR    | power supply rejection ratio                                           |  |  |  |
| PWM     | pulse-width modulator                                                  |  |  |  |
| RAM     | random-access memory                                                   |  |  |  |
| RISC    | reduced-instruction-set computing                                      |  |  |  |
| RMS     | root-mean-square                                                       |  |  |  |
| RTC     | real-time clock                                                        |  |  |  |
| RTL     | register transfer language                                             |  |  |  |
| RTR     | remote transmission request                                            |  |  |  |
| RX      | receive                                                                |  |  |  |
| SAR     | successive approximation register                                      |  |  |  |
| SC/CT   | switched capacitor/continuous time                                     |  |  |  |
| SCL     | I <sup>2</sup> C serial clock                                          |  |  |  |
| SDA     | I <sup>2</sup> C serial data                                           |  |  |  |
| S/H     | sample and hold                                                        |  |  |  |
| SINAD   | signal to noise and distortion ratio                                   |  |  |  |
| SIO     | special input/output, GPIO with advanced features. See GPIO.           |  |  |  |
| SOC     | start of conversion                                                    |  |  |  |
| SOF     | start of frame                                                         |  |  |  |
| SPI     | Serial Peripheral Interface, a communications protocol                 |  |  |  |
| SR      | slew rate                                                              |  |  |  |
| SRAM    | static random access memory                                            |  |  |  |
| SRES    | software reset                                                         |  |  |  |
| SWD     | serial wire debug, a test protocol                                     |  |  |  |
| SWV     | single-wire viewer                                                     |  |  |  |
| TD      | transaction descriptor, see also DMA                                   |  |  |  |
| THD     | total harmonic distortion                                              |  |  |  |
| TIA     | transimpedance amplifier                                               |  |  |  |
| TRM     | technical reference manual                                             |  |  |  |
| TTL     | transistor-transistor logic                                            |  |  |  |
| TX      | transmit                                                               |  |  |  |
| UART    | Universal Asynchronous Transmitter Receiver, a communications protocol |  |  |  |
| UDB     | universal digital block                                                |  |  |  |
| USB     | Universal Serial Bus                                                   |  |  |  |

Based on Arm® Cortex®-M0+ CPU

infineon

 Table 32
 Acronyms used in this document (continued)

| Acronym | Description                                                |  |  |
|---------|------------------------------------------------------------|--|--|
| USBIO   | USB input/output, PSoC™ pins used to connect to a USB port |  |  |
| VDAC    | voltage DAC, see also DAC, IDAC                            |  |  |
| WDT     | watchdog timer                                             |  |  |
| WOL     | write once latch, see also NVL                             |  |  |
| WRES    | watchdog timer reset                                       |  |  |
| XRES    | external reset I/O pin                                     |  |  |
| XTAL    | crystal                                                    |  |  |

Based on Arm® Cortex®-M0+ CPU

**Document conventions** 



# 9 Document conventions

### 9.1 Units of measure

### Table 33 Units of measure

| Symbol    | Unit of measure        |  |  |  |
|-----------|------------------------|--|--|--|
| °C        | degrees celsius        |  |  |  |
| dB        | decibel                |  |  |  |
| fF        | femto farad            |  |  |  |
| Hz        | hertz                  |  |  |  |
| KB        | 1024 bytes             |  |  |  |
| kbps      | kilobits per second    |  |  |  |
| Khr       | kilohour               |  |  |  |
| kHz       | kilohertz              |  |  |  |
| kΩ        | kilo ohm               |  |  |  |
| ksps      | kilosamples per second |  |  |  |
| LSB       | least significant bit  |  |  |  |
| Mbps      | megabits per second    |  |  |  |
| MHz       | megahertz              |  |  |  |
| $M\Omega$ | mega-ohm               |  |  |  |
| Msps      | megasamples per second |  |  |  |
| μΑ        | microampere            |  |  |  |
| μF        | microfarad             |  |  |  |
| μΗ        | microhenry             |  |  |  |
| μs        | microsecond            |  |  |  |
| μV        | microvolt              |  |  |  |
| μW        | microwatt              |  |  |  |
| mA        | milliampere            |  |  |  |
| ms        | millisecond            |  |  |  |
| mV        | millivolt              |  |  |  |
| nA        | nanoampere             |  |  |  |
| ns        | nanosecond             |  |  |  |
| nV        | nanovolt               |  |  |  |
| Ω         | ohm                    |  |  |  |
| pF        | picofarad              |  |  |  |
| ppm       | parts per million      |  |  |  |
| ps        | picosecond             |  |  |  |
| S         | second                 |  |  |  |
| sps       | samples per second     |  |  |  |
| sqrtHz    | square root of hertz   |  |  |  |
| V         | volt                   |  |  |  |
|           |                        |  |  |  |

Based on Arm® Cortex®-M0+ CPU

Revision history



# **Revision history**

| Document revision | Date       | Description of changes                                                                                                                                                                                                                                                                                                                                                             |
|-------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **                | 2021-10-13 | Initial release                                                                                                                                                                                                                                                                                                                                                                    |
| *A                | 2022-01-20 | Updated min value of SID53. Added specs SIDMSC_14 through SIDMSC_21. Removed SID151H.                                                                                                                                                                                                                                                                                              |
| *B                | 2022-06-17 | Replaced Multi-sense Converter with Multi-Sense Converter Low Power. Updated document links in <b>Development ecosystem</b> . Updated <b>CAPSENSE™ sensing</b> . Updated <b>Pinouts</b> . Updated power diagrams. Added <b>Application example schematic for 7 × 6 touchpad</b> . Added <b>Ordering information</b> and updated <b>Packaging</b> . Added <b>Revision history</b> . |
| *C                | 2023-03-01 | Updated Power. Updated DC specifications. Updated MSCLP CAPSENSE™ specifications. Updated Application example schematic for 7 × 6 touchpad. Removed Errata.                                                                                                                                                                                                                        |
| *D                | 2023-03-07 | Changed VDD references to VDDD. Updated description for SID53 and SID255.                                                                                                                                                                                                                                                                                                          |
| *E                | 2023-08-04 | Updated the WLCSP bootloader section in <b>Development ecosystem</b> .  Updated <b>CAPSENSE™ sensing</b> .  Updated <b>DC specifications</b> .  Updated <b>MSCLP CAPSENSE™ specifications</b> .  Updated <b>Ordering information</b> .                                                                                                                                             |
| *F                | 2023-08-11 | Updated conditions for specs SID28, SID28A, SID31A, SID37, and SID37A.                                                                                                                                                                                                                                                                                                             |
| *G                | 2023-08-29 | Updated device name in <b>Block diagram</b> . Updated <b>MSCLP CAPSENSE™ specifications</b> . Changed datasheet status to Final.                                                                                                                                                                                                                                                   |

#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2023-08-29 Published by Infineon Technologies AG 81726 Munich, Germany

© 2023 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Go to www.infineon.com/support

Document reference 002-33949 Rev. \*G

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.