

# XMC1400 AA-Step

Microcontroller Series for Industrial Applications

XMC1000 Family

ARM® Cortex®-M0 32-bit processor core

Data Sheet V1.4 2017-11

Microcontrollers

Edition 2017-11
Published by
Infineon Technologies AG
81726 Munich, Germany
© 2017 Infineon Technologies AG
All Rights Reserved.

#### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

# Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (<a href="https://www.infineon.com">www.infineon.com</a>).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



# XMC1400 AA-Step

Microcontroller Series for Industrial Applications

XMC1000 Family

ARM® Cortex®-M0 32-bit processor core

Data Sheet V1.4 2017-11

Microcontrollers



# XMC1400 Data Sheet

| <b>Revision History:</b> | V1.4 20 | 17-11 |
|--------------------------|---------|-------|
|--------------------------|---------|-------|

**Previous Versions:** 

V1.3 2016-10

V1.2 2016-08

V1.1 2016-06

V1.0 2016-02

V0.3 2015-10

| VU.3 2013- | 10                                                                                                                                                                                                                            |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Page       | Subjects                                                                                                                                                                                                                      |
| 11         | Added XMC1404-Q040 variants in Table 1.1                                                                                                                                                                                      |
| 14         | Added XMC1404-Q040 variants in Table 1.3                                                                                                                                                                                      |
| 16         | Added XMC1404-Q040 variants in Table 1.4                                                                                                                                                                                      |
| V1.3 2016- | 10                                                                                                                                                                                                                            |
| 43,<br>44  | In Absolute Maximum Ratings renamed parameter $V_{\rm CM}$ to $V_{\rm INP2}$ , as the limitation is related to most P2 pins, also if no ACMP is available. Clarified limit to pins P2.[1,2,6:9,11] in Overload specification. |
| 14         | Corrected XMC1402-T038X0200 and XMC1402-Q048X0200 marking variants in Table 2                                                                                                                                                 |
| V1.2 2016- | 08                                                                                                                                                                                                                            |
| many       | Added XMC™ trademark                                                                                                                                                                                                          |
| 11, 14, 16 | Added XMC1402-T038X0200, XMC1402-Q040X0200 and XMC1402-Q048X0200 marking variants                                                                                                                                             |
| V1.1 2016- | 06                                                                                                                                                                                                                            |
| many       | Added TSSOP-38-9 package                                                                                                                                                                                                      |
| 11, 14, 16 | Added XMC1402-T038 marking variants in TSSOP-38                                                                                                                                                                               |
| 11, 14, 16 | Added XMC1403-Q040 marking variants                                                                                                                                                                                           |
| V1.0 2016- | 02                                                                                                                                                                                                                            |
| 10         | The device provides four USIC channels.                                                                                                                                                                                       |
| 11         | XMC1401 devices available for max. ambient temperature of 85°C.                                                                                                                                                               |
| 34         | Reformatted pinout table.                                                                                                                                                                                                     |
| 59         | Updated footnote to the definition of the start-up times of OSC_XTAL and RTC_XTAL oscillators.                                                                                                                                |

Data Sheet



# XMC1400 Data Sheet

# Revision History: V1.4 2017-11

| 74 | Added $\Delta f_{LT}$ parameter to on-chip oscillators DCO1 and DCO2. |
|----|-----------------------------------------------------------------------|
| 86 | Updated package outline drawings.                                     |

Data Sheet V1.4, 2017-11



#### **Trademarks**

C166<sup>™</sup>, TriCore<sup>™</sup>, XMC<sup>™</sup> and DAVE<sup>™</sup> are trademarks of Infineon Technologies AG. ARM<sup>®</sup>, ARM Powered<sup>®</sup>, Cortex<sup>®</sup>, Thumb<sup>®</sup> and AMBA<sup>®</sup> are registered trademarks of ARM, Limited.

CoreSight™, ETM™, Embedded Trace Macrocell™ and Embedded Trace Buffer™ are trademarks of ARM, Limited.

# We Listen to Your Comments

Is there any information in this document that you feel is wrong, unclear or missing? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to:

mcdocu.comments@infineon.com







# **Table of Contents**

# **Table of Contents**

| 2         General Device Information         15           2.1         Logic Symbols         15           2.2         Pin Configuration and Definition         23           2.2.1         Package Pin Summary         27           2.2.2         Port Pin for Boot Modes         31           2.2.3         Port I/O Function Description         32           2.2.4         Hardware Controlled I/O Function Description         33           3         Electrical Parameter         42           3.1         General Parameters         42           3.1.1         Parameter Interpretation         42           3.1.2         Absolute Maximum Ratings         43           3.1.3         Pin Reliability in Overload         44           3.1.4         Operating Conditions         46           3.2.1         Input/Output Characteristics         47           3.2.2         Analog to Digital Converters (ADC)         51           3.2.3         Out of Range Comparator (ORC) Characteristics         52           3.2.4         Analog Comparator Characteristics         57           3.2.5         Temperature Sensor Characteristics         58           3.2.6         Oscillator Pins         56           3.2.7 <th><b>1</b><br/>1.1<br/>1.2<br/>1.3<br/>1.4</th> <th>Summary of Features  Device Overview  Ordering Information  Device Types  Chip Identification Number</th> <th>11<br/>12<br/>14</th> | <b>1</b><br>1.1<br>1.2<br>1.3<br>1.4                                                                                                                                           | Summary of Features  Device Overview  Ordering Information  Device Types  Chip Identification Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 11<br>12<br>14                                                                               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| 3.1.1       General Parameters       42         3.1.1       Parameter Interpretation       42         3.1.2       Absolute Maximum Ratings       43         3.1.3       Pin Reliability in Overload       44         3.1.4       Operating Conditions       46         3.2.1       Input/Output Characteristics       47         3.2.2       Analog to Digital Converters (ADC)       51         3.2.3       Out of Range Comparator (ORC) Characteristics       55         3.2.4       Analog Comparator Characteristics       55         3.2.5       Temperature Sensor Characteristics       58         3.2.6       Oscillator Pins       58         3.2.7       Power Supply Current       63         3.2.8       Flash Memory Parameters       63         3.3       AC Parameters       71         3.3.1       Testing Waveforms       71         3.3.2       Power-Up and Supply Threshold Characteristics       72         3.3.3       On-Chip Oscillator Characteristics       72         3.3.4       Serial Wire Debug Port (SW-DP) Timing       75         3.3.6       Peripheral Timings       77         3.3.6.1       Synchronous Serial Interface (USIC SSC) Timing       77                                                                                                                                                                                                                                | 2.1<br>2.2<br>2.2.1<br>2.2.2<br>2.2.3                                                                                                                                          | Logic Symbols Pin Configuration and Definition Package Pin Summary Port Pin for Boot Modes Port I/O Function Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 19<br>23<br>27<br>31<br>32                                                                   |
| 3.3.6.3 Inter-IC Sound (IIS) Interface Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3.1.1<br>3.1.2<br>3.1.3<br>3.1.4<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.5<br>3.2.6<br>3.2.7<br>3.2.8<br>3.3.3<br>3.3.1<br>3.3.2<br>3.3.3<br>3.3.4<br>3.3.5<br>3.3.6 | Parameter Interpretation Absolute Maximum Ratings Pin Reliability in Overload Operating Conditions  DC Parameters Input/Output Characteristics Analog to Digital Converters (ADC) Out of Range Comparator (ORC) Characteristics Analog Comparator Characteristics Temperature Sensor Characteristics Oscillator Pins Power Supply Current Flash Memory Parameters  AC Parameters Testing Waveforms Power-Up and Supply Threshold Characteristics On-Chip Oscillator Characteristics Serial Wire Debug Port (SW-DP) Timing SPD Timing Requirements Peripheral Timings Synchronous Serial Interface (USIC SSC) Timing | 42<br>42<br>43<br>44<br>47<br>51<br>55<br>57<br>58<br>69<br>71<br>71<br>72<br>74<br>75<br>77 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3.3.6.3<br><b>4</b>                                                                                                                                                            | Inter-IC Sound (IIS) Interface Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 82<br>84                                                                                     |

Subject to Agreement on the Use of Product Information



# XMC1400 AA-Step XMC1000 Family

# **Table of Contents**

| 4.1.1    Thermal Considerations | Quality Declaration | 80                     |
|---------------------------------|---------------------|------------------------|
|                                 |                     |                        |
|                                 |                     | Thermal Considerations |



**About this Document** 

# **About this Document**

This Data Sheet is addressed to embedded hardware and software developers. It provides the reader with detailed descriptions about the ordering designations, available features, electrical and physical characteristics of the XMC1400 series devices.

The document describes the characteristics of a superset of the XMC1400 series devices. For simplicity, the various device types are referred to by the collective term XMC1400 throughout this document.

# XMC1000 Family User Documentation

The set of user documentation includes:

- Reference Manual
  - decribes the functionality of the superset of devices.
- Data Sheets
  - list the complete ordering designations, available features and electrical characteristics of derivative devices.
- Errata Sheets
  - list deviations from the specifications given in the related Reference Manual or Data Sheets. Errata Sheets are provided for the superset of devices.

Attention: Please consult all parts of the documentation set to attain consolidated knowledge about your device.

Application related guidance is provided by **Users Guides** and **Application Notes**.

Please refer to <a href="http://www.infineon.com/xmc1000">http://www.infineon.com/xmc1000</a> to get access to the latest versions of those documents.



# **Summary of Features**

# 1 Summary of Features

The XMC1400 devices are members of the XMC1000 Family of microcontrollers based on the ARM Cortex-M0 processor core. The XMC1400 series addresses the real-time control needs of motor control and digital power conversion. It also features peripherals for LED Lighting applications and Human-Machine Interface (HMI).



Figure 1 Block Diagram



#### **Features**

#### **CPU** subsystem

- 32-bit ARM Cortex-M0 CPU Core
  - 0.84 DMIPS/MHz (Dhrystone 2.1) at 48 MHz
- Nested Vectored Interrupt Controller
- 64 interrupt nodes
- MATH coprocessor
  - 24-bit trigonometric calculation (CORDIC)
  - 32-bit divide operation
- 2x4 channels ERU for event interconnections

# **On-Chip Memories**

- 8 Kbyte ROM
- 16 Kbyte SRAM (with parity)
- up to 200 Kbyte Flash (with ECC)

# Supply, Reset and Clock

- 1.8 V to 5.5 V supply with power on reset and brownout detector
- On-chip clock monitor
- External crystal oscillator support (32 kHz and 4 to 20 MHz)
- Internal slow and fast oscillators without the need of PLL

#### **System Control**

- Window watchdog
- Real time clock module
- Pseudo random number generator

# **Communication Peripherals**

- Four USIC channels, usable as
  - UART (up to 12 Mb/s)
  - single-SPI (up to 12 Mb/s)
  - double-SPI (up to  $2 \times 12$  Mb/s)
  - quad-SPI (up to  $4 \times 12$  Mb/s)
  - IIC (up to 400 kb/s)
  - IIS (up to 12 Mb/s)
  - LIN interfaces (20kb/s)
- · LEDTS in Human-Machine interface
  - up to 24 touch pads
  - drive up to 144 LEDs
- MultiCAN+, Full-CAN/Basic-CAN with 2 nodes, 32 message objects (up to 1 MBaud)

# **Analog Frontend Peripherals**

- A/D Converters (up to 12 analog inputs)
  - 2 sample and hold stages
  - fast 12-bit ADC (up to 1.1 MS/s), adjustable gain
  - 0 V to 5.5 V input range
- Up to 8 channels out of range comparators
- · Up to 4 fast analog comparators
- Temperature Sensor

# **Industrial Control Peripherals**

- 2x4 16-bit 96 MHz CCU4 timers for signal monitoring and PWM
- 2x4 16-bit 96 MHz CCU8 timers for complex PWM, complementary high/low side switches and multi phase control
- 2x POSIF for hall and quadrature encoders, motor positioning
- 9 channel BCCU (brightness and color control) for LED lighting applications

# Up to 56 Input/Output Ports

- 1.8 V to 5.5 V capable
- up to 8 high current pads (50 mA sink)

# **On-Chip Debug Support**

- 4 breakpoints, 2 watchpoints
- ARM serial wire debug, single-pin debug interfaces

#### **Programming Support**

- Single-pin bootloader
- Secure bootstrap loader SBSL (optional)

#### **Packages**

- TSSOP-38 (9.7 × 6.4 mm<sup>2</sup>)
- VQFN-40/48/64 (5×5/7×7/8×8 mm<sup>2</sup>)
- LQFP-64 (12 × 12 mm<sup>2</sup>)

#### Tools

 Free DAVE™ toolchain with low level drivers and apps



# 1.1 Device Overview

The following table lists the available features per device type for the XMC1400 series.

| Tal            | Table 1 Features of XMC1400 Device Types <sup>1)</sup> |              |              |              |              |              |              |              |              |              |              |              |              |              |              |
|----------------|--------------------------------------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| Fea            | atures                                                 | XMC1401-Q048 | XMC1401-F064 | XMC1402-T038 | XMC1402-Q040 | XMC1402-Q048 | XMC1402-Q064 | XMC1402-F064 | XMC1403-Q040 | XMC1403-Q048 | XMC1403-Q064 | XMC1404-Q040 | XMC1404-Q048 | XMC1404-Q064 | XMC1404-F064 |
| CP<br>free     | U<br>quency                                            | 48 N         | ИНz          |              | II.          | II.          | II.          | 1            | II.          |              |              |              |              | 1            |              |
| tem            | erating<br>nperature<br>nbient)                        | -40<br>85 °  |              | -40          | to 10        | 5°C          |              |              |              |              |              |              |              |              |              |
|                | erating<br>tage                                        | 1.8          | V to 5       | 5.5 V        |              |              |              |              |              |              |              |              |              |              |              |
|                | sh options<br>oytes)                                   | 64,<br>64,   |              | 32,<br>200   | 64, 1        | 28,          | 64,          | 128, 2       | 200          |              |              |              |              |              |              |
| _              | AM<br>oytes)                                           | 16           | 16           | 16           | 16           | 16           | 16           | 16           | 16           | 16           | 16           | 16           | 16           | 16           | 16           |
| MA             | .TH                                                    | -            | -            | 1            | 1            | 1            | 1            | 1            | -            | -            | -            | 1            | 1            | 1            | 1            |
| <u></u>        | CCU4                                                   | 2            | 2            | 2            | 2            | 2            | 2            | 2            | 2            | 2            | 2            | 2            | 2            | 2            | 2            |
| strial Control | CCU8                                                   | -            | -            | 2            | 2            | 2            | 2            | 2            | -            | -            | -            | 2            | 2            | 2            | 2            |
| ia<br>C        | POSIF                                                  | -            | -            | 1            | 1            | 2            | 2            | 2            | -            | -            | -            | 1            | 2            | 2            | 2            |
| stri           | BCCU                                                   | -            | -            | 1            | 1            | 1            | 1            | 1            | -            | -            | -            | 1            | 1            | 1            | 1            |



Table 1 Features of XMC1400 Device Types<sup>1)</sup> (cont'd)

| Fea           | atures                                 | XMC1401-Q048 | XMC1401-F064 | XMC1402-T038 | XMC1402-Q040 | XMC1402-Q048 | XMC1402-Q064 | XMC1402-F064 | XMC1403-Q040 | XMC1403-Q048 | XMC1403-Q064 | XMC1404-Q040 | XMC1404-Q048 | XMC1404-Q064 | XMC1404-F064 |
|---------------|----------------------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
|               | USIC<br>(modules<br>/<br>channels<br>) | 2/2          | 2/2          | 2/2          | 2/2          | 2/2          | 2/2          | 2/2          | 2/2          | 2/2          | 2/2          | 2/2          | 2/2          | 2/2          | 2/2          |
| ţį            | LEDTS                                  | 3            | 3            | -            | -            | -            | -            | -            | -            | -            | -            | 2            | 3            | 3            | 3            |
| Communication | MultiCA<br>N+<br>(nodes /<br>MOs)      | -            | -            | -            | -            | -            | -            | -            | 2 /<br>32    | 2 / 32       |
| Analog        | ADC<br>(kernels /<br>analog<br>inputs) | 2 / 12       | 2 / 12       | 2 / 12       | 2 / 12       | 2 / 12       | 2 / 12       | 2 / 12       | 2 / 12       | 2 / 12       | 2 / 12       | 2 / 12       | 2 / 12       | 2 / 12       | 2 / 12       |
| An            | ACMP                                   | -            | -            | 3            | 3            | 4            | 4            | 4            | -            | -            | -            | 3            | 4            | 4            | 4            |
| GP            | IOs                                    | 34           | 48           | 26           | 27           | 34           | 48           | 48           | 27           | 34           | 48           | 27           | 34           | 48           | 48           |
| GP            | ls                                     | 8            | 8            | 8            | 8            | 8            | 8            | 8            | 8            | 8            | 8            | 8            | 8            | 8            | 8            |
| Pad           | ckages                                 | VQFN-48      | LQFP-64      | TSSOP-38     | VQFN-40      | VQFN-48      | VQFN-64      | LQFP-64      | VQFN-40      | VQFN-48      | VQFN-64      | VQFN-40      | VQFN-48      | VQFN-64      | LQFP-64      |

<sup>1)</sup> Features that are not included in this table are available in all the derivatives

# 1.2 Ordering Information

The ordering code for an Infineon microcontroller provides an exact reference to a specific product. The code "XMC1<DDD>-<Z><PPP><T><FFFF>" identifies:

- <DDD> the derivatives function set
- <Z> the package variant
  - T: TSSOP
  - Q: VQFN
  - F: LQFP



- <PPP> package pin count
- <T> the temperature range:
  - F: -40°C to 85°C
  - X: -40°C to 105°C
- <FFFF> the Flash memory size in Kbytes.

For ordering codes for the XMC1400 please contact your sales representative or local distributor.

This document describes several derivatives of the XMC1400 series, some descriptions may not apply to a specific product. Please see **Table 2**.

For simplicity the term **XMC1400** is used for all derivatives throughout this document.



# 1.3 Device Types

These device types are available and can be ordered through Infineon's direct and/or distribution channels.

Table 2 Synopsis of XMC1400 Device Types

| Derivative        | Package     | Flash Kbytes |
|-------------------|-------------|--------------|
| XMC1401-Q048F0064 | PG-VQFN-48  | 64           |
| XMC1401-Q048F0128 | PG-VQFN-48  | 128          |
| XMC1401-F064F0064 | PG-LQFP-64  | 64           |
| XMC1401-F064F0128 | PG-LQFP-64  | 128          |
| XMC1402-T038X0032 | PG-TSSOP-38 | 32           |
| XMC1402-T038X0064 | PG-TSSOP-38 | 64           |
| XMC1402-T038X0128 | PG-TSSOP-38 | 128          |
| XMC1402-T038X0200 | PG-TSSOP-38 | 200          |
| XMC1402-Q040X0032 | PG-VQFN-40  | 32           |
| XMC1402-Q040X0064 | PG-VQFN-40  | 64           |
| XMC1402-Q040X0128 | PG-VQFN-40  | 128          |
| XMC1402-Q040X0200 | PG-VQFN-40  | 200          |
| XMC1402-Q048X0032 | PG-VQFN-48  | 32           |
| XMC1402-Q048X0064 | PG-VQFN-48  | 64           |
| XMC1402-Q048X0128 | PG-VQFN-48  | 128          |
| XMC1402-Q048X0200 | PG-VQFN-48  | 200          |
| XMC1402-Q064X0064 | PG-VQFN-64  | 64           |
| XMC1402-Q064X0128 | PG-VQFN-64  | 128          |
| XMC1402-Q064X0200 | PG-VQFN-64  | 200          |
| XMC1402-F064X0064 | PG-LQFP-64  | 64           |
| XMC1402-F064X0128 | PG-LQFP-64  | 128          |
| XMC1402-F064X0200 | PG-LQFP-64  | 200          |
| XMC1403-Q040X0064 | PG-VQFN-40  | 64           |
| XMC1403-Q040X0128 | PG-VQFN-40  | 128          |
| XMC1403-Q040X0200 | PG-VQFN-40  | 200          |
| XMC1403-Q048X0064 | PG-VQFN-48  | 64           |
| XMC1403-Q048X0128 | PG-VQFN-48  | 128          |
|                   |             |              |



Table 2 Synopsis of XMC1400 Device Types (cont'd)

| Derivative        | Package    | Flash Kbytes |
|-------------------|------------|--------------|
| XMC1403-Q048X0200 | PG-VQFN-48 | 200          |
| XMC1403-Q064X0064 | PG-VQFN-64 | 64           |
| XMC1403-Q064X0128 | PG-VQFN-64 | 128          |
| XMC1403-Q064X0200 | PG-VQFN-64 | 200          |
| XMC1404-Q040X0064 | PG-VQFN-40 | 64           |
| XMC1404-Q040X0128 | PG-VQFN-40 | 128          |
| XMC1404-Q040X0200 | PG-VQFN-40 | 200          |
| XMC1404-Q048X0064 | PG-VQFN-48 | 64           |
| XMC1404-Q048X0128 | PG-VQFN-48 | 128          |
| XMC1404-Q048X0200 | PG-VQFN-48 | 200          |
| XMC1404-Q064X0064 | PG-VQFN-64 | 64           |
| XMC1404-Q064X0128 | PG-VQFN-64 | 128          |
| XMC1404-Q064X0200 | PG-VQFN-64 | 200          |
| XMC1404-F064X0064 | PG-LQFP-64 | 64           |
| XMC1404-F064X0128 | PG-LQFP-64 | 128          |
| XMC1404-F064X0200 | PG-LQFP-64 | 200          |



# 1.4 Chip Identification Number

The Chip Identification Number allows software to identify the marking. It is an 8 words value with the most significant 7 words stored in Flash configuration sector 0 (CS0) at address location:  $1000~0F00_H~(MSB)$  -  $1000~0F1B_H~(LSB)$ . The least significant word and most significant word of the Chip Identification Number are the value of registers DBGROMID and IDCHIP, respectively.

Table 3 XMC1400 Chip Identification Number

| Derivative        | Value                                                                                   | Marking |
|-------------------|-----------------------------------------------------------------------------------------|---------|
| XMC1401-Q048F0064 | 00014082 07CF00FF 1E071FF7 20006000<br>00000D00 00001000 00011000 10204083 <sub>H</sub> | AA      |
| XMC1401-Q048F0128 | 00014082 07CF00FF 1E071FF7 20006000<br>00000D00 00001000 00021000 10204083 <sub>H</sub> | AA      |
| XMC1401-F064F0064 | 000140A2 07CF00FF 1E071FF7 20006000<br>00000D00 00001000 00011000 10204083 <sub>H</sub> | AA      |
| XMC1401-F064F0128 | 000140A2 07CF00FF 1E071FF7 20006000<br>00000D00 00001000 00021000 10204083 <sub>H</sub> | AA      |
| XMC1402-T038X0032 | 00014013 07FF00FF 1E071FF7 000F900F<br>00000D00 00001000 00009000 10204083 <sub>H</sub> | AA      |
| XMC1402-T038X0064 | 00014013 07FF00FF 1E071FF7 000F900F<br>00000D00 00001000 00011000 10204083 <sub>H</sub> | AA      |
| XMC1402-T038X0128 | 00014013 07FF00FF 1E071FF7 000F900F<br>00000D00 00001000 00021000 10204083 <sub>H</sub> | AA      |
| XMC1402-T038X0200 | 00014013 07FF00FF 1E071FF7 000F900F<br>00000D00 00001000 00033000 10204083 <sub>H</sub> | AA      |
| XMC1402-Q040X0032 | 00014043 07FF00FF 1E071FF7 000F900F<br>00000D00 00001000 00009000 10204083 <sub>H</sub> | AA      |
| XMC1402-Q040X0064 | 00014043 07FF00FF 1E071FF7 000F900F<br>00000D00 00001000 00011000 10204083 <sub>H</sub> | AA      |
| XMC1402-Q040X0128 | 00014043 07FF00FF 1E071FF7 000F900F<br>00000D00 00001000 00021000 10204083 <sub>H</sub> | AA      |
| XMC1402-Q040X0200 | 00014043 07FF00FF 1E071FF7 000F900F<br>00000D00 00001000 00033000 10204083 <sub>H</sub> | AA      |
| XMC1402-Q048X0032 | 00014083 07FF00FF 1E071FF7 100F900F<br>00000D00 00001000 00009000 10204083 <sub>H</sub> | AA      |



Table 3 XMC1400 Chip Identification Number (cont'd)

| Derivative        | Value                                                                                   | Marking |
|-------------------|-----------------------------------------------------------------------------------------|---------|
| XMC1402-Q048X0064 | 00014083 07FF00FF 1E071FF7 100F900F<br>00000D00 00001000 00011000 10204083 <sub>H</sub> | AA      |
| XMC1402-Q048X0128 | 00014083 07FF00FF 1E071FF7 100F900F<br>00000D00 00001000 00021000 10204083 <sub>H</sub> | AA      |
| XMC1402-Q048X0200 | 00014083 07FF00FF 1E071FF7 100F900F<br>00000D00 00001000 00033000 10204083 <sub>H</sub> | AA      |
| XMC1402-Q064X0064 | 00014093 07FF00FF 1E071FF7 100F900F<br>00000D00 00001000 00011000 10204083 <sub>H</sub> | AA      |
| XMC1402-Q064X0128 | 00014093 07FF00FF 1E071FF7 100F900F<br>00000D00 00001000 00021000 10204083 <sub>H</sub> | AA      |
| XMC1402-Q064X0200 | 00014093 07FF00FF 1E071FF7 100F900F<br>00000D00 00001000 00033000 10204083 <sub>H</sub> | AA      |
| XMC1402-F064X0064 | 000140A3 07FF00FF 1E071FF7 100F900F<br>00000D00 00001000 00011000 10204083 <sub>H</sub> | AA      |
| XMC1402-F064X0128 | 000140A3 07FF00FF 1E071FF7 100F900F<br>00000D00 00001000 00021000 10204083 <sub>H</sub> | AA      |
| XMC1402-F064X0200 | 000140A3 07FF00FF 1E071FF7 100F900F<br>00000D00 00001000 00033000 10204083 <sub>H</sub> | AA      |
| XMC1403-Q040X0064 | 00014043 07CF00FF 1E071FF7 00B00000<br>00000D00 00001000 00011000 10204083 <sub>H</sub> | AA      |
| XMC1403-Q040X0128 | 00014043 07CF00FF 1E071FF7 00B00000<br>00000D00 00001000 00021000 10204083 <sub>H</sub> | AA      |
| XMC1403-Q040X0200 | 00014043 07CF00FF 1E071FF7 00B00000<br>00000D00 00001000 00033000 10204083 <sub>H</sub> | AA      |
| XMC1403-Q048X0064 | 00014083 07CF00FF 1E071FF7 00B00000<br>00000D00 00001000 00011000 10204083 <sub>H</sub> | AA      |
| XMC1403-Q048X0128 | 00014083 07CF00FF 1E071FF7 00B00000<br>00000D00 00001000 00021000 10204083 <sub>H</sub> | AA      |
| XMC1403-Q048X0200 | 00014083 07CF00FF 1E071FF7 00B00000<br>00000D00 00001000 00033000 10204083 <sub>H</sub> | AA      |
| XMC1403-Q064X0064 | 00014093 07CF00FF 1E071FF7 00B00000<br>00000D00 00001000 00011000 10204083 <sub>H</sub> | AA      |
| XMC1403-Q064X0128 | 00014093 07CF00FF 1E071FF7 00B00000<br>00000D00 00001000 00021000 10204083 <sub>H</sub> | AA      |



Table 3 XMC1400 Chip Identification Number (cont'd)

| Derivative        | Value                                                                                   | Marking |
|-------------------|-----------------------------------------------------------------------------------------|---------|
| XMC1403-Q064X0200 | 00014093 07CF00FF 1E071FF7 00B00000<br>00000D00 00001000 00033000 10204083 <sub>H</sub> | AA      |
| XMC1404-Q040X0064 | 00014043 07FF00FF 1E071FF7 30BFF00F<br>00000D00 00001000 00011000 10204083 <sub>H</sub> | AA      |
| XMC1404-Q040X0128 | 00014043 07FF00FF 1E071FF7 30BFF00F<br>00000D00 00001000 00021000 10204083 <sub>H</sub> | AA      |
| XMC1404-Q040X0200 | 00014043 07FF00FF 1E071FF7 30BFF00F<br>00000D00 00001000 00033000 10204083 <sub>H</sub> | AA      |
| XMC1404-Q048X0064 | 00014083 07FF00FF 1E071FF7 30BFF00F<br>00000D00 00001000 00011000 10204083 <sub>H</sub> | AA      |
| XMC1404-Q048X0128 | 00014083 07FF00FF 1E071FF7 30BFF00F<br>00000D00 00001000 00021000 10204083 <sub>H</sub> | AA      |
| XMC1404-Q048X0200 | 00014083 07FF00FF 1E071FF7 30BFF00F<br>00000D00 00001000 00033000 10204083 <sub>H</sub> | AA      |
| XMC1404-Q064X0064 | 00014093 07FF00FF 1E071FF7 30BFF00F<br>00000D00 00001000 00011000 10204083 <sub>H</sub> | AA      |
| XMC1404-Q064X0128 | 00014093 07FF00FF 1E071FF7 30BFF00F<br>00000D00 00001000 00021000 10204083 <sub>H</sub> | AA      |
| XMC1404-Q064X0200 | 00014093 07FF00FF 1E071FF7 30BFF00F<br>00000D00 00001000 00033000 10204083 <sub>H</sub> | AA      |
| XMC1404-F064X0064 | 000140A3 07FF00FF 1E071FF7 30BFF00F<br>00000D00 00001000 00011000 10204083 <sub>H</sub> | AA      |
| XMC1404-F064X0128 | 000140A3 07FF00FF 1E071FF7 30BFF00F<br>00000D00 00001000 00021000 10204083 <sub>H</sub> | AA      |
| XMC1404-F064X0200 | 000140A3 07FF00FF 1E071FF7 30BFF00F<br>00000D00 00001000 00033000 10204083 <sub>H</sub> | AA      |



# 2 General Device Information

This section summarizes the logic symbols and package pin configurations with a detailed list of the functional I/O mapping.

# 2.1 Logic Symbols



Figure 2 XMC1400 Logic Symbol for TSSOP-38-9





Figure 3 XMC1400 Logic Symbol for PG-VQFN-40-17





Figure 4 XMC1400 Logic Symbol for PG-VQFN-48-73





Figure 5 XMC1400 Logic Symbol for PG-LQFP-64-26 / PG-VQFN-64-6



# 2.2 Pin Configuration and Definition

The following figures summarize all pins, showing their locations on the different packages.



Figure 6 XMC1400 PG-TSSOP-38-9 Pin Configuration (top view)





Figure 7 XMC1400 PG-VQFN-40-17 Pin Configuration (top view)





Figure 8 XMC1400 PG-VQFN-48-73 Pin Configuration (top view)





Figure 9 XMC1400 PG-LQFP-64-26 / PG-VQFN-64-6 Pin Configuration (top view)



# 2.2.1 Package Pin Summary

The following general building block is used to describe each pin:

Table 4 Package Pin Mapping Description

| Function | Package A | Package B | <br>Pad Type |
|----------|-----------|-----------|--------------|
| Px.y     | N         | N         | Pad Class    |

The table is sorted by the "Function" column, starting with the regular Port pins (Px.y), followed by the supply pins.

The following columns, titled with the supported package variants, lists the package pin number to which the respective function is mapped in that package.

The "Pad Type" indicates the employed pad type:

- STD\_INOUT (standard bi-directional pads)
- STD\_INOUT/AN (standard bi-directional pads with analog input)
- STD\_INOUT/clock (standard bi-directional pads with oscillator function)
- High Current (high current bi-directional pads)
- STD IN/AN (standard input pads with analog input)
- Power (power supply)

Details about the pad properties are defined in the Electrical Parameter chapter.

Table 5 Package Pin Mapping

| Function               | LQFP<br>64,<br>VQFN<br>64 | VQFN<br>48 | VQFN<br>40 | TSSOP<br>38 | Pad Type               | Notes |
|------------------------|---------------------------|------------|------------|-------------|------------------------|-------|
| P0.0                   | 41                        | 29         | 23         | 17          | STD_INOUT              |       |
| P0.1                   | 42                        | 30         | 24         | 18          | STD_INOUT              |       |
| P0.2                   | 43                        | 31         | 25         | 19          | STD_INOUT              |       |
| P0.3                   | 44                        | 32         | 26         | 20          | STD_INOUT              |       |
| P0.4                   | 45                        | 33         | 27         | 21          | STD_INOUT              |       |
| P0.5                   | 46                        | 34         | 28         | 22          | STD_INOUT              |       |
| P0.6                   | 47                        | 35         | 29         | 23          | STD_INOUT              |       |
| P0.7                   | 48                        | 36         | 30         | 24          | STD_INOUT              |       |
| P0.8/<br>RTC_<br>XTAL1 | 51                        | 39         | 33         | 27          | STD_INOUT<br>/clock_IN |       |



Table 5 Package Pin Mapping (cont'd)

| I able 3               | . acka                    | 90 . III IVI | apping (co | J. 11. G/   | _                      | T     |
|------------------------|---------------------------|--------------|------------|-------------|------------------------|-------|
| Function               | LQFP<br>64,<br>VQFN<br>64 | VQFN<br>48   | VQFN<br>40 | TSSOP<br>38 | Pad Type               | Notes |
| P0.9/<br>RTC_<br>XTAL2 | 52                        | 40           | 34         | 28          | STD_INOUT<br>/clock_O  |       |
| P0.10/<br>XTAL1        | 53                        | 41           | 35         | 29          | STD_INOUT<br>/clock_IN |       |
| P0.11/<br>XTAL2        | 54                        | 42           | 36         | 30          | STD_INOUT<br>/clock_O  |       |
| P0.12                  | 55                        | 43           | 37         | 31          | STD_INOUT              |       |
| P0.13                  | 56                        | 44           | 38         | 32          | STD_INOUT              |       |
| P0.14                  | 57                        | 45           | 39         | 33          | STD_INOUT              |       |
| P0.15                  | 58                        | 46           | 40         | 34          | STD_INOUT              |       |
| P1.0                   | 34                        | 26           | 22         | 16          | High Current           |       |
| P1.1                   | 33                        | 25           | 21         | 15          | High Current           |       |
| P1.2                   | 32                        | 24           | 20         | 14          | High Current           |       |
| P1.3                   | 31                        | 23           | 19         | 13          | High Current           |       |
| P1.4                   | 30                        | 22           | 18         | 12          | High Current           |       |
| P1.5                   | 29                        | 21           | 17         | 11          | High Current           |       |
| P1.6                   | 28                        | 20           | 16         | -           | High Current           |       |
| P1.7                   | 27                        | -            | -          | -           | High Current           |       |
| P1.8                   | 26                        | -            | -          | -           | STD_INOUT              |       |
| P2.0                   | 9                         | 3            | 1          | 35          | STD_INOUT<br>/AN       |       |
| P2.1                   | 10                        | 4            | 2          | 36          | STD_INOUT<br>/AN       |       |
| P2.2                   | 11                        | 5            | 3          | 37          | STD_IN/AN              |       |
| P2.3                   | 12                        | 6            | 4          | 38          | STD_IN/AN              |       |
| P2.4                   | 13                        | 7            | 5          | 1           | STD_IN/AN              |       |
| P2.5                   | 14                        | 8            | 6          | 2           | STD_IN/AN              |       |
| P2.6                   | 15                        | 9            | 7          | 3           | STD_IN/AN              |       |
| P2.7                   | 16                        | 10           | 8          | 4           | STD_IN/AN              |       |



Table 5 Package Pin Mapping (cont'd)

| Function | LQFP<br>64,<br>VQFN<br>64 | VQFN<br>48 | VQFN<br>40 | TSSOP<br>38 | Pad Type         | Notes                         |
|----------|---------------------------|------------|------------|-------------|------------------|-------------------------------|
| P2.8     | 17                        | 11         | 9          | 5           | STD_IN/AN        |                               |
| P2.9     | 18                        | 12         | 10         | 6           | STD_IN/AN        |                               |
| P2.10    | 19                        | 13         | 11         | 7           | STD_INOUT<br>/AN |                               |
| P2.11    | 20                        | 14         | 12         | 8           | STD_INOUT<br>/AN |                               |
| P2.12    | 21                        | 15         | -          | -           | STD_INOUT<br>/AN |                               |
| P2.13    | 22                        | 16         | -          | -           | STD_INOUT<br>/AN |                               |
| P3.0     | 36                        | 28         | -          | -           | STD_INOUT        |                               |
| P3.1     | 37                        | -          | -          | -           | STD_INOUT        |                               |
| P3.2     | 38                        | -          | -          | -           | STD_INOUT        |                               |
| P3.3     | 39                        | -          | -          | -           | STD_INOUT        |                               |
| P3.4     | 40                        | -          | -          | -           | STD_INOUT        |                               |
| P4.0     | 59                        | -          | -          | -           | STD_INOUT        |                               |
| P4.1     | 60                        | -          | -          | -           | STD_INOUT        |                               |
| P4.2     | 61                        | -          | -          | -           | STD_INOUT        |                               |
| P4.3     | 62                        | -          | -          | -           | STD_INOUT        |                               |
| P4.4     | 63                        | 47         | -          | -           | STD_INOUT        |                               |
| P4.5     | 64                        | 48         | -          | -           | STD_INOUT        |                               |
| P4.6     | 3                         | 1          | -          | -           | STD_INOUT        |                               |
| P4.7     | 4                         | 2          | -          | -           | STD_INOUT        |                               |
| P4.8     | 5                         | -          | -          | -           | STD_INOUT        |                               |
| P4.9     | 6                         | -          | -          | -           | STD_INOUT        |                               |
| P4.10    | 7                         | -          | -          | -           | STD_INOUT        |                               |
| P4.11    | 8                         | -          | -          | -           | STD_INOUT        |                               |
| VSS      | 23                        | 17         | 13         | 9           | Power            | Supply GND, ADC reference GND |



Table 5 Package Pin Mapping (cont'd)

| Function | LQFP<br>64,<br>VQFN<br>64              | VQFN<br>48  | VQFN<br>40  | TSSOP<br>38 | Pad Type | Notes                                                                                                                                                                                                                                |
|----------|----------------------------------------|-------------|-------------|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD      | 24                                     | 18          | 14          | 10          | Power    | Supply VDD, ADC<br>reference voltage/<br>ORC reference<br>voltage                                                                                                                                                                    |
| VDDP     | 25                                     | 19          | 15          | 10          | Power    | When VDD is supplied, VDDP has to be supplied with the same voltage.                                                                                                                                                                 |
| VDDP     | 2                                      | -           | -           | -           | Power    | I/O port supply                                                                                                                                                                                                                      |
| VDDP     | 35                                     | 27          | -           | -           | Power    | I/O port supply                                                                                                                                                                                                                      |
| VDDP     | 50                                     | 38          | 32          | 26          | Power    | I/O port supply                                                                                                                                                                                                                      |
| VSSP     | 1                                      | -           | -           | -           | Power    | I/O port ground                                                                                                                                                                                                                      |
| VSSP     | 49                                     | 37          | 31          | 25          | Power    | I/O port ground                                                                                                                                                                                                                      |
| VSSP     | Exp.<br>Pad<br>(in<br>VQFN<br>64 only) | Exp.<br>Pad | Exp.<br>Pad | -           | Power    | Exposed Die Pad The exposed die pad is connected internally to VSSP. For proper operation, it is mandatory to connect the exposed pad to the board ground. For thermal aspects, please refer to the Package and Reliability chapter. |



# 2.2.2 Port Pin for Boot Modes

Port functions can be overruled by the boot mode selected. The type of boot mode is selected via BMI. **Table 6** shows the port pins used for the various boot modes.

Table 6 Port Pin for Boot Modes

| Pin   | Boot      | <b>Boot Description</b>                |  |  |  |  |  |  |
|-------|-----------|----------------------------------------|--|--|--|--|--|--|
| P0.13 | CS(O)     | SSC BSL mode                           |  |  |  |  |  |  |
| P0.14 | SWDIO_0   | Debug mode (SWD)                       |  |  |  |  |  |  |
|       | SPD_0     | Debug mode (SPD)                       |  |  |  |  |  |  |
|       | RX/TX     | ASC BSL half-duplex mode               |  |  |  |  |  |  |
|       | RX        | ASC BSL full-duplex mode               |  |  |  |  |  |  |
|       | RX        | CAN BSL mode                           |  |  |  |  |  |  |
|       | SCLK(O)   | SSC BSL mode                           |  |  |  |  |  |  |
| P0.15 | SWDCLK_0  | Debug mode (SWD)                       |  |  |  |  |  |  |
| P0.15 | TX        | ASC BSL full-duplex mode               |  |  |  |  |  |  |
|       | TX        | CAN BSL mode                           |  |  |  |  |  |  |
|       | DATA(I/O) | SSC BSL mode                           |  |  |  |  |  |  |
| P1.2  | SWDCLK_1  | Debug mode (SWD)                       |  |  |  |  |  |  |
|       | TX        | ASC BSL full-duplex mode               |  |  |  |  |  |  |
|       | TX        | CAN BSL mode                           |  |  |  |  |  |  |
| P1.3  | SWDIO_1   | Debug mode (SWD)                       |  |  |  |  |  |  |
|       | SPD_1     | Debug mode (SPD)                       |  |  |  |  |  |  |
|       | RX/TX     | ASC BSL half-duplex mode               |  |  |  |  |  |  |
|       | RX        | ASC BSL full-duplex mode               |  |  |  |  |  |  |
|       | RX        | CAN BSL mode                           |  |  |  |  |  |  |
| P4.6  | HWCON0    | Boot Pins                              |  |  |  |  |  |  |
| P4.7  | HWCON1    | (Boot from pins mode must be selected) |  |  |  |  |  |  |



# 2.2.3 Port I/O Function Description

The following general building block is used to describe the I/O functions of each PORT pin:

Table 7 Port I/O Function Description

| Function | Outputs  |          | Inputs   | Inputs   |  |  |  |  |
|----------|----------|----------|----------|----------|--|--|--|--|
|          | ALT1     | ALTn     | Input    | Input    |  |  |  |  |
| P0.0     |          | MODA.OUT | MODC.INA |          |  |  |  |  |
| Pn.y     | MODA.OUT |          | MODA.INA | MODC.INB |  |  |  |  |



Figure 10 Simplified Port Structure

Pn.y is the port pin name, defining the control and data bits/registers associated with it. As GPIO, the port is under software control. Its input value is read via Pn\_IN.y, Pn\_OUT defines the output value.

Up to nine alternate output functions (ALT1 to ALT9) can be mapped to a single port pin, selected by Pn\_IOCR.PC. The output value is directly driven by the respective module, with the pin characteristics controlled by the port registers (within the limits of the connected pad).

The port pin input can be connected to multiple peripherals. Most peripherals have an input multiplexer to select between different possible input sources.

The input path is also active while the pin is configured as output. This allows to feedback an output to on-chip resources without wasting an additional external pin.

Please refer to the Port I/O Functions table for the complete Port I/O function mapping.



# 2.2.4 Hardware Controlled I/O Function Description

The following general building block is used to describe the hardware I/O and pull control functions of each PORT pin:

Table 8 Hardware Controlled I/O Function Description

| Function | Outputs  | Inputs   | Pull Control |          |
|----------|----------|----------|--------------|----------|
|          | HWO0     | HWI0     | HW0_PD       | HW0_PU   |
| P0.0     | MODB.OUT | MODB.INA |              |          |
| Pn.y     |          |          | MODC.OUT     | MODC.OUT |

By Pn\_HWSEL, it is possible to select between different hardware "masters" (HWO0/HWI0, HWO1/HWI1). The selected peripheral can take control of the pin(s). Hardware control overrules settings in the respective port pin registers. Additional hardware signals HW0\_PD/HW1\_PD and HW0\_PU/HW1\_PU controlled by the peripherals can be used to control the pull devices of the pin.

Please refer to the **Hardware Controlled I/O Functions** table for the complete hardware I/O and pull control function mapping.

#### Port I/O Function Table

#### Table 9 Port I/O Functions





XMC1400 AA-Step

XMC1000 Family

# XMC1400 AA-Step XMC1000 Family

Infineon

Port I/O Functions (CONt'd) Table 9

| Table 9  |                          | Port                      | I/O Fur                   | nctions                   | (con            | it'a)                   |                           |                 |                |              |                 |       |                 |                 |                 |                        |                        |                        |                        |                 |              |
|----------|--------------------------|---------------------------|---------------------------|---------------------------|-----------------|-------------------------|---------------------------|-----------------|----------------|--------------|-----------------|-------|-----------------|-----------------|-----------------|------------------------|------------------------|------------------------|------------------------|-----------------|--------------|
| Function |                          | Outputs                   |                           |                           |                 |                         |                           | Inputs          |                |              |                 |       |                 |                 |                 |                        |                        |                        |                        |                 |              |
|          | ALT1                     | ALT2                      | ALT3                      | ALT4                      | ALT5            | ALT6                    | ALT7                      | ALT8            | ALT9           | Input        | Input           | Input | Input           | Input           | Input           | Input                  | Input                  | Input                  | Input                  | Input           | Input        |
| P0.13    | WWDT.<br>SERVIC<br>E_OUT | LEDTS1<br>.LINE5          | LEDTS0<br>.COL2           |                           | CCU80.<br>OUT32 | USICO_<br>CH0.SE<br>LO4 | CCU80.<br>OUT21           |                 | CAN.N1<br>_TXD |              |                 |       | CCU80.I<br>N3AB | CCU81.I<br>N1AU | POSIF0.<br>IN0B |                        | USIC0_<br>CH0.D<br>X2F |                        |                        | CAN.N1<br>_RXDB |              |
| P0.14    | BCCU0.<br>OUT7           | LEDTS1<br>.LINE6          | LEDTS0<br>.COL1           | LEDTS1<br>.COL1           | CCU80.<br>OUT31 | USICO_<br>CH0.DO<br>UT0 | USICO_<br>CH0.SC<br>LKOUT |                 | CAN.N0<br>_TXD |              |                 |       |                 | CCU81.I<br>N2AU | POSIF0.<br>IN1B | USICO_<br>CH0.DX<br>0A | USIC0_<br>CH0.D<br>X1A | USIC1_<br>CH1.DX<br>5B |                        | CAN.N0<br>_RXDC |              |
| P0.15    | BCCU0.<br>OUT8           | LEDTS1<br>.LINE7          | LEDTS0<br>.COL0           |                           | CCU80.<br>OUT30 | USICO_<br>CH0.DO<br>UT0 | USICO_<br>CH1.MC<br>LKOUT |                 | CAN.N0<br>_TXD |              |                 |       |                 | CCU81.I<br>N3AU | POSIF0.<br>IN2B | USICO_<br>CH0.DX<br>0B |                        | USIC1_<br>CH1.DX<br>3B | USIC1_<br>CH1.DX<br>4B | CAN.N0<br>_RXDD |              |
| P1.0     | BCCU0.<br>OUT0           | CCU40.<br>OUT0            | LEDTS0<br>.COL0           |                           | CCU80.<br>OUT00 | ACMP1.<br>OUT           | USICO_<br>CH0.DO<br>UT0   | CCU81.<br>OUT00 | CAN.N0<br>_TXD |              |                 |       |                 |                 | POSIF0.<br>IN2A | USICO_<br>CH0.DX<br>0C |                        |                        |                        | CAN.N0<br>_RXDG |              |
| P1.1     | ERU1.P<br>DOUT1          | CCU40.<br>OUT1            | LEDTS0<br>.COL1           | LEDTS1<br>.COL0           |                 | USICO_<br>CH0.DO<br>UT0 | USIC0_<br>CH1.SE<br>LO0   | CCU81.<br>OUT01 | CAN.N0<br>_TXD |              |                 |       |                 |                 | POSIF0.<br>IN1A | USICO_<br>CH0.DX<br>0D | USICO_<br>CH0.D<br>X1D |                        |                        | CAN.N0<br>_RXDH |              |
| P1.2     | ERU1.P<br>DOUT2          | CCU40.<br>OUT2            | LEDTS0<br>.COL2           | LEDTS1<br>.COL1           | CCU80.<br>OUT10 | ACMP2.<br>OUT           | USICO_<br>CH1.DO<br>UT0   | CCU81.<br>OUT10 | CAN.N1<br>_TXD |              |                 |       |                 |                 | POSIF0.<br>IN0A |                        |                        | USICO_<br>CH1.DX<br>0B |                        | CAN.N1<br>_RXDG |              |
| P1.3     | ERU1.P<br>DOUT3          | CCU40.<br>OUT3            | LEDTS0<br>.COL3           | LEDTS1<br>.COL2           |                 |                         | USICO_<br>CH1.DO<br>UT0   | CCU81.<br>OUT11 | CAN.N1<br>_TXD |              |                 |       |                 |                 |                 |                        |                        | USICO_<br>CH1.DX<br>0A | USICO_<br>CH1.DX<br>1A |                 |              |
| P1.4     | ERU1.P<br>DOUT0          | USICO_<br>CH1.SC<br>LKOUT | LEDTS0<br>.COL4           | LEDTS1<br>.COL3           | CCU80.<br>OUT20 | USICO_<br>CH0.SE<br>LO0 | USIC0_<br>CH1.SE<br>LO1   | CCU81.<br>OUT20 | CCU41.<br>OUT0 |              |                 |       |                 |                 |                 | USICO_<br>CH0.DX<br>5E |                        | USICO_<br>CH1.DX<br>5E |                        |                 |              |
| P1.5     | ERU1.P<br>DOUT1          | USICO_<br>CH0.DO<br>UT0   |                           | BCCU0.<br>OUT1            |                 |                         | USIC0_<br>CH1.SE<br>LO2   | CCU81.<br>OUT21 | CCU41.<br>OUT1 |              |                 |       |                 |                 |                 |                        |                        | USICO_<br>CH1.DX<br>5F |                        |                 |              |
| P1.6     | ERU1.P<br>DOUT2          | USICO_<br>CH1.DO<br>UT0   |                           | USICO_<br>CH0.SC<br>LKOUT | BCCU0.<br>OUT2  | USICO_<br>CH0.SE<br>LO2 | USICO_<br>CH1.SE<br>LO3   | CCU81.<br>OUT30 | CCU41.<br>OUT2 |              |                 |       |                 |                 | POSIF1.<br>IN2A | USICO_<br>CH0.DX<br>5F |                        |                        |                        |                 |              |
| P1.7     | BCCU0.<br>OUT8           | CCU40.<br>OUT3            | LEDTS0<br>.COL6           | LEDTS1<br>.COL4           |                 | ACMP3.<br>OUT           | ERU1.P<br>DOUT3           |                 | CCU41.<br>OUT3 |              |                 |       |                 |                 | POSIF1.<br>IN1A | USIC1_<br>CH0.DX<br>5B |                        |                        | USIC1_<br>CH1.DX<br>2C |                 |              |
| P1.8     | BCCU0.<br>OUT0           | CCU40.<br>OUT0            | USIC1_<br>CH1.SC<br>LKOUT | VADC0.<br>EMUX02          |                 | ACMP1.<br>OUT           | ERU1.P<br>DOUT0           |                 |                |              |                 |       |                 |                 | POSIF1.<br>IN0A | USIC1_<br>CH0.DX<br>3B | USIC1_<br>CH0.D<br>X4B |                        | USIC1_<br>CH1.DX<br>1C |                 |              |
| P2.0     | ERU0.P<br>DOUT3          |                           | ERU0.G<br>OUT3            | LEDTS1<br>.COL5           | CCU80.<br>OUT20 | USICO_<br>CH0.DO<br>UT0 | USIC0_<br>CH0.SC<br>LKOUT | CCU81.<br>OUT20 | CAN.N0<br>_TXD |              | VADC0.<br>G0CH5 |       |                 |                 |                 | USICO_<br>CH0.DX<br>0E | USIC0_<br>CH0.D<br>X1E |                        | USICO_<br>CH1.DX<br>2F | CAN.N0<br>_RXDE | ERU0.0<br>B0 |
| P2.1     | ERU0.P<br>DOUT2          | CCU40.<br>OUT1            | ERU0.G<br>OUT2            |                           | CCU80.<br>OUT21 | USICO_<br>CH0.DO<br>UT0 | USICO_<br>CH1.SC<br>LKOUT | CCU81.<br>OUT21 | CAN.N0<br>_TXD | ACMP2.<br>NP | VADC0.<br>G0CH6 |       |                 |                 |                 | USICO_<br>CH0.DX<br>0F |                        | USICO_<br>CH1.DX<br>3A | USICO_<br>CH1.DX<br>4A | CAN.N0<br>_RXDF |              |



Port I/O Functions (CONt'd) Table 9

| Function |                 |                         |                           |                 | Outputs         | :                |                         |                 |                | Inputs                |                 |                 |                 |                        |                        |                        |                        |                        |                        |                 |              |
|----------|-----------------|-------------------------|---------------------------|-----------------|-----------------|------------------|-------------------------|-----------------|----------------|-----------------------|-----------------|-----------------|-----------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|-----------------|--------------|
|          | ALT1            | ALT2                    | ALT3                      | ALT4            | ALT5            | ALT6             | ALT7                    | ALT8            | ALT9           | Input                 | Input           | Input           | Input           | Input                  | Input                  | Input                  | Input                  | Input                  | Input                  | Input           | Input        |
| P2.2     |                 |                         |                           |                 |                 |                  |                         |                 |                | ACMP2.I               | VADC0.<br>G0CH7 |                 | ORC0.AI         | USIC1_<br>CH0.DX<br>5E |                        | USICO_<br>CH0.DX<br>3A | CH0.D                  | USICO_<br>CH1.DX<br>5A |                        |                 | ERU0.0<br>B1 |
| P2.3     |                 |                         |                           |                 |                 |                  |                         |                 |                |                       |                 | VADC0.<br>G1CH5 | ORC1.AI         | USIC1_<br>CH0.DX<br>3E | CH0.DX                 | USIC1_<br>CH1.DX<br>5C | CH0.D                  | USICO_<br>CH1.DX<br>3C | USIC0_<br>CH1.DX<br>4C |                 | ERU0.1<br>B1 |
| P2.4     |                 |                         |                           |                 |                 |                  |                         |                 |                |                       |                 | VADC0.<br>G1CH6 | ORC2.AI         | USIC1_<br>CH1.DX<br>3C | USIC1_<br>CH1.DX<br>4C | USICO_<br>CH0.DX<br>3B | USICO_<br>CH0.D<br>X4B | USIC1_<br>CH0.DX<br>5F | USICO_<br>CH1.DX<br>5B |                 | ERU0.0<br>A1 |
| P2.5     |                 |                         |                           |                 |                 |                  |                         |                 |                |                       |                 | VADC0.<br>G1CH7 | ORC3.AI<br>N    | USIC1_<br>CH1.DX<br>5D |                        | USICO_<br>CH0.DX<br>5D |                        | USICO_<br>CH1.DX<br>3E | USICO_<br>CH1.DX<br>4E |                 | ERU0.1<br>A1 |
| P2.6     |                 |                         |                           |                 |                 |                  |                         |                 |                | ACMP1.I<br>NN         | VADC0.<br>G0CH0 |                 | ORC4.AI<br>N    | USIC1_<br>CH1.DX<br>3E | USIC1_<br>CH1.DX<br>4E |                        | USICO_<br>CH0.D<br>X4E |                        |                        |                 | ERU0.2<br>A1 |
| P2.7     |                 |                         |                           |                 |                 |                  |                         |                 |                | ACMP1.I<br>NP         |                 | VADC0.<br>G1CH1 | ORC5.AI         | USIC1_<br>CH1.DX<br>5E |                        | USICO_<br>CH0.DX<br>5C |                        | USICO_<br>CH1.DX<br>3D |                        |                 | ERU0.3<br>A1 |
| P2.8     |                 |                         |                           |                 |                 |                  |                         |                 |                |                       | VADC0.<br>G0CH1 |                 | ORC6.AI         |                        |                        | USICO_<br>CH0.DX<br>3D | USICO_<br>CH0.D<br>X4D | USICO_<br>CH1.DX<br>5C |                        |                 | ERU0.3<br>B1 |
| P2.9     |                 |                         |                           |                 |                 |                  |                         |                 |                | ACMP0.I               | VADC0.<br>G0CH2 |                 | ORC7.AI<br>N    |                        |                        | USICO_<br>CH0.DX<br>5A |                        | USICO_<br>CH1.DX<br>3B |                        |                 | ERU0.3<br>B0 |
| P2.10    | ERU0.P<br>DOUT1 |                         | ERU0.G<br>OUT1            | LEDTS1<br>.COL4 | CCU80.<br>OUT30 | ACMP0.<br>OUT    | USICO_<br>CH1.DO<br>UT0 |                 | CAN.N1<br>_TXD |                       | VADC0.<br>G0CH3 |                 |                 |                        |                        | USICO_<br>CH0.DX<br>3C | CH0.D                  | USICO_<br>CH1.DX<br>0F |                        |                 |              |
| P2.11    | ERU0.P<br>DOUT0 |                         | ERU0.G<br>OUT0            | LEDTS1<br>.COL3 | CCU80.<br>OUT31 |                  | USICO_<br>CH1.DO<br>UT0 |                 | CAN.N1<br>_TXD | ACMP.R<br>EF          | VADC0.<br>G0CH4 |                 |                 |                        |                        |                        |                        | USICO_<br>CH1.DX<br>0E | USICO_<br>CH1.DX<br>1E | CAN.N1<br>_RXDF | ERU0.2<br>B1 |
| P2.12    | BCCU0.<br>OUT3  | VADC0.<br>EMUX00        | USIC1_<br>CH0.SC<br>LKOUT | CH1.SC          |                 |                  | USIC1_<br>CH1.DO<br>UT0 |                 |                | ACMP3.I<br>NN         |                 |                 |                 |                        |                        | USIC1_<br>CH0.DX<br>3A | CH0.D                  | USIC1_<br>CH1.DX<br>0C | USIC1_<br>CH1.DX<br>1B |                 | ERU1.3<br>A2 |
| P2.13    | BCCU0.<br>OUT4  |                         | USIC1_<br>CH0.MC<br>LKOUT | CCU81.<br>OUT31 |                 | VADC0.<br>EMUX01 | USIC1_<br>CH1.DO<br>UT0 |                 |                | ACMP3.I<br>NP         |                 |                 |                 |                        |                        | USIC1_<br>CH0.DX<br>5A |                        | USIC1_<br>CH1.DX<br>0D |                        |                 | ERU1.3<br>A3 |
| P3.0     | BCCU0.<br>OUT0  | CH1.DO                  | USIC1_<br>CH1.SC<br>LKOUT | LEDTS2<br>.COLA | CCU80.<br>OUT21 | ACMP1.<br>OUT    | USIC1_<br>CH0.SE<br>LO1 | CCU81.<br>OUT21 | CCU41.<br>OUT0 | BCCU0.<br>TRAPIN<br>C | CCU41.I<br>N0AA | CCU41.I<br>N1AA | CCU41.I<br>N2AA | CCU41.I<br>N3AA        |                        | CCU81.I<br>N1AA        | CCU81.<br>IN2AA        | USIC1_<br>CH1.DX<br>0E | USIC1_<br>CH1.DX<br>1D | CCU81.I<br>N3AA | ERU1.0<br>A1 |
| P3.1     | BCCU0.<br>OUT1  | USIC1_<br>CH1.DO<br>UT0 |                           | LEDTS2<br>.COL0 | CCU80.<br>OUT20 | ACMP3.<br>OUT    | USIC1_<br>CH0.SE<br>LO0 | CCU81.<br>OUT20 | CCU41.<br>OUT1 |                       |                 |                 |                 |                        |                        |                        | CH0.D                  | USIC1_<br>CH1.DX<br>0F |                        |                 | ERU1.1<br>A1 |

Infineon

Table 9 Port I/O Functions (cont'd)

| Function |                |                           |                           |                 | Outputs         |                           |                           |                 |                | Inputs |                 |                 |                 |                 |                 |                        |                        |                        |                        |                 |              |
|----------|----------------|---------------------------|---------------------------|-----------------|-----------------|---------------------------|---------------------------|-----------------|----------------|--------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------------|------------------------|------------------------|------------------------|-----------------|--------------|
|          | ALT1           | ALT2                      | ALT3                      | ALT4            | ALT5            | ALT6                      | ALT7                      | ALT8            | ALT9           | Input  | Input           | Input           | Input           | Input           | Input           | Input                  | Input                  | Input                  | Input                  | Input           | Input        |
| P3.2     | BCCU0.<br>OUT2 | USIC1_<br>CH1.SC<br>LKOUT |                           |                 | CCU80.<br>OUT11 | ACMP2.<br>OUT             | USIC1_<br>CH0.SC<br>LKOUT | CCU81.<br>OUT11 | CCU41.<br>OUT2 |        |                 |                 |                 |                 |                 | USIC1_<br>CH0.DX<br>3C |                        | USIC1_<br>CH1.DX<br>3D | USIC1_<br>CH1.DX<br>4D |                 | ERU1.2<br>A1 |
| P3.3     | BCCU0.<br>OUT5 | USIC1_<br>CH0.DO<br>UT0   |                           |                 | CCU80.<br>OUT10 |                           | USIC1_<br>CH1.SE<br>LO0   | CCU81.<br>OUT10 |                |        |                 |                 |                 |                 |                 | USIC1_<br>CH0.DX<br>0E |                        |                        | USIC1_<br>CH1.DX<br>2A |                 | ERU1.1<br>A3 |
| P3.4     | BCCU0.<br>OUT6 | USIC1_<br>CH0.DO<br>UT0   | USIC1_<br>CH0.SC<br>LKOUT | LEDTS2<br>.COL3 | CCU80.<br>OUT01 | USIC1_<br>CH1.MC<br>LKOUT | CH1.SE                    | CCU81.<br>OUT01 |                |        |                 |                 |                 |                 |                 | USIC1_<br>CH0.DX<br>0F |                        |                        | USIC1_<br>CH1.DX<br>2B |                 | ERU1.2<br>A3 |
| P4.0     | BCCU0.<br>OUT0 | ERU1.P<br>DOUT0           | LEDTS2<br>.COL5           | ERU1.G<br>OUT0  | CCU40.<br>OUT0  | ACMP1.<br>OUT             | USIC1_<br>CH1.SE<br>LO1   | CCU81.<br>OUT10 | CCU41.<br>OUT0 |        |                 |                 | CCU80.I<br>N0AU |                 |                 | USIC1_<br>CH0.DX<br>3D | USIC1_<br>CH0.D<br>X4D |                        |                        |                 |              |
| P4.1     | BCCU0.<br>OUT8 | ERU1.P<br>DOUT1           |                           | ERU1.G<br>OUT1  | CCU40.<br>OUT1  | ACMP3.<br>OUT             | USIC1_<br>CH1.SE<br>LO2   |                 | CCU41.<br>OUT1 |        |                 |                 | CCU80.I<br>N1AU |                 | POSIF1.<br>IN0B | USIC1_<br>CH0.DX<br>5C |                        |                        |                        |                 |              |
| P4.2     | BCCU0.<br>OUT4 | ERU1.P<br>DOUT2           |                           |                 | CCU40.<br>OUT2  | ACMP2.<br>OUT             |                           | CCU81.<br>OUT12 |                |        |                 |                 | CCU80.I<br>N2AU | CCU81.I<br>N1AB | POSIF1.<br>IN1B | USIC1_<br>CH0.DX<br>5D |                        |                        |                        |                 |              |
| P4.3     | BCCU0.<br>OUT5 | ERU1.P<br>DOUT3           |                           | ERU1.G<br>OUT3  | CCU40.<br>OUT3  | ACMP0.<br>OUT             |                           | CCU81.<br>OUT13 | CCU41.<br>OUT3 |        |                 |                 | CCU80.I<br>N3AU |                 | POSIF1.<br>IN2B |                        | USIC1_<br>CH0.D<br>X1B |                        |                        |                 |              |
| P4.4     | BCCU0.<br>OUT0 | LEDTS2<br>.LINE0          |                           |                 | CCU80.<br>OUT00 | USIC1_<br>CH0.DO<br>UT0   |                           | CCU81.<br>OUT00 | CCU41.<br>OUT0 |        |                 | CCU41.I<br>N0AV |                 |                 |                 | USIC1_<br>CH0.DX<br>0C |                        | USIC1_<br>CH1.DX<br>5F |                        |                 | ERU1.0<br>A2 |
| P4.5     | BCCU0.<br>OUT8 | LEDTS2<br>.LINE1          |                           |                 | CCU80.<br>OUT01 | USIC1_<br>CH0.DO<br>UT0   | USIC1_<br>CH0.SC<br>LKOUT | CCU81.<br>OUT01 | CCU41.<br>OUT1 |        |                 | CCU41.I<br>N1AV |                 |                 |                 | USIC1_<br>CH0.DX<br>0D |                        |                        |                        |                 | ERU1.1<br>A2 |
| P4.6     | BCCU0.<br>OUT2 | LEDTS2<br>.LINE2          | CCU81.<br>OUT10           | LEDTS1<br>.COL5 | CCU80.<br>OUT10 |                           | USIC1_<br>CH0.SC<br>LKOUT | CCU81.<br>OUT02 | CCU41.<br>OUT2 |        |                 | CCU41.I<br>N2AV |                 | CCU81.I<br>N0AB |                 |                        | USIC1_<br>CH0.D<br>X1D |                        |                        |                 | ERU1.2<br>A2 |
| P4.7     | BCCU0.<br>OUT5 | LEDTS2<br>.LINE3          | CCU81.<br>OUT11           | LEDTS1<br>.COL4 | CCU80.<br>OUT11 |                           | USIC1_<br>CH0.SE<br>LO0   | CCU81.<br>OUT03 | CCU41.<br>OUT3 |        |                 | CCU41.I<br>N3AV |                 |                 |                 |                        | USIC1_<br>CH0.D<br>X2A |                        |                        |                 | ERU1.0<br>A3 |
| P4.8     | BCCU0.<br>OUT7 | LEDTS2<br>.LINE4          | LEDTS2<br>.COL3           |                 |                 | CCU40.<br>OUT0            | USIC1_<br>CH0.SE<br>LO1   |                 | CAN.N1<br>_TXD |        |                 | CCU41.I<br>N0BA |                 |                 |                 |                        | USIC1_<br>CH0.D<br>X2B |                        |                        | CAN.N1<br>_RXDC |              |
| P4.9     | BCCU0.<br>OUT3 | LEDTS2<br>.LINE5          | LEDTS2<br>.COL2           | LEDTS1<br>.COL2 | CCU80.<br>OUT31 | CCU40.<br>OUT1            | USIC1_<br>CH0.SE<br>LO2   |                 | CAN.N1<br>_TXD |        | CCU40.I<br>N1AV | CCU41.I<br>N1BA |                 |                 |                 |                        | USIC1_<br>CH0.D<br>X2C |                        |                        | CAN.N1<br>_RXDD |              |



### Table 9 Port I/O Functions (cont'd)

| Function |      |                  |      |      | Outputs         |      |      |                 |      | Inputs |                 |                 |       |                 |       |       |       |                        |       |       |       |
|----------|------|------------------|------|------|-----------------|------|------|-----------------|------|--------|-----------------|-----------------|-------|-----------------|-------|-------|-------|------------------------|-------|-------|-------|
|          | ALT1 | ALT2             | ALT3 | ALT4 | ALT5            | ALT6 | ALT7 | ALT8            | ALT9 | Input  | Input           | Input           | Input | Input           | Input | Input | Input | Input                  | Input | Input | Input |
| P4.10    |      | LEDTS2<br>.LINE6 |      |      | CCU80.<br>OUT00 |      |      | CCU81.<br>OUT32 |      |        |                 | CCU41.I<br>N2BA |       | CCU81.I<br>N3AB |       |       |       | USIC1_<br>CH1.DX<br>5A |       |       |       |
| P4.11    |      | LEDTS2<br>.LINE7 |      |      | CCU80.<br>OUT01 |      |      | CCU81.<br>OUT33 |      |        | CCU40.I<br>N3AV | CCU41.I<br>N3BA |       |                 |       |       | CH0.D | USIC1_<br>CH1.DX<br>3A |       |       |       |

infineon

## Table 10

| I abic 10 | i iai a ii a i       |                 |              |                 |                                 |                                 |              |                                      |
|-----------|----------------------|-----------------|--------------|-----------------|---------------------------------|---------------------------------|--------------|--------------------------------------|
| Function  | Outputs              | Outputs         | Inputs       | Inputs          | Pull Control                    | Pull Control                    | Pull Control | Pull Control                         |
|           | HWO0                 | HWO1            | HWI0         | HWI1            | HW0_PD                          | HW0_PU                          | HW1_PD       | HW1_PU                               |
| P0.0      | LEDTS0.<br>EXTENDED7 |                 | LEDTS0.TSIN7 | LEDTS0.TSIN7    | Reserved for LEDTS<br>Scheme A: | Reserved for LEDTS<br>Scheme A: |              | Scheme B:<br>pull-down disabled, and |
| P0.1      | LEDTS0.<br>EXTENDED6 |                 | LEDTS0.TSIN6 | LEDTS0.TSIN6    | pull-down disabled<br>always    | pull-down enabled<br>always     | vice versa   |                                      |
| P0.2      | LEDTS0.<br>EXTENDED5 |                 | LEDTS0.TSIN5 | LEDTS0.TSIN5    |                                 |                                 |              |                                      |
| P0.3      | LEDTS0.<br>EXTENDED4 |                 | LEDTS0.TSIN4 | LEDTS0.TSIN4    |                                 |                                 |              |                                      |
| P0.4      | LEDTS0.<br>EXTENDED3 |                 | LEDTS0.TSIN3 | LEDTS0.TSIN3    |                                 |                                 |              |                                      |
| P0.5      | LEDTS0.<br>EXTENDED2 |                 | LEDTS0.TSIN2 | LEDTS0.TSIN2    |                                 |                                 |              |                                      |
| P0.6      | LEDTS0.<br>EXTENDED1 |                 | LEDTS0.TSIN1 | LEDTS0.TSIN1    |                                 |                                 |              |                                      |
| P0.7      | LEDTS0.<br>EXTENDED0 |                 | LEDTS0.TSIN0 | LEDTS0.TSIN0    |                                 |                                 |              |                                      |
| P0.8      | LEDTS1.<br>EXTENDED0 |                 | LEDTS1.TSIN0 | LEDTS1.TSIN0    |                                 |                                 |              |                                      |
| P0.9      | LEDTS1.<br>EXTENDED1 |                 | LEDTS1.TSIN1 | LEDTS1.TSIN1    |                                 |                                 |              |                                      |
| P0.10     | LEDTS1.<br>EXTENDED2 |                 | LEDTS1.TSIN2 | LEDTS1.TSIN2    |                                 |                                 |              |                                      |
| P0.11     | LEDTS1.<br>EXTENDED3 |                 | LEDTS1.TSIN3 | LEDTS1.TSIN3    |                                 |                                 |              |                                      |
| P0.12     | LEDTS1.<br>EXTENDED4 |                 | LEDTS1.TSIN4 | LEDTS1.TSIN4    |                                 |                                 |              |                                      |
| P0.13     | LEDTS1.<br>EXTENDED5 |                 | LEDTS1.TSIN5 | LEDTS1.TSIN5    |                                 |                                 |              |                                      |
| P0.14     | LEDTS1.<br>EXTENDED6 |                 | LEDTS1.TSIN6 | LEDTS1.TSIN6    |                                 |                                 |              |                                      |
| P0.15     | LEDTS1.<br>EXTENDED7 |                 | LEDTS1.TSIN7 | LEDTS1.TSIN7    |                                 |                                 |              |                                      |
| P1.0      |                      | USICO_CH0.DOUT0 |              | USIC0_CH0.HWIN0 | BCCU0.OUT2                      | BCCU0.OUT2                      |              |                                      |
| P1.1      |                      | USIC0_CH0.DOUT1 |              | USIC0_CH0.HWIN1 | BCCU0.OUT3                      | BCCU0.OUT3                      |              |                                      |
| P1.2      |                      | USIC0_CH0.DOUT2 |              | USIC0_CH0.HWIN2 | BCCU0.OUT4                      | BCCU0.OUT4                      |              |                                      |





| Function | Outputs | Outputs         | Inputs | Inputs          | Pull Control | <b>Pull Control</b> | Pull Control | Pull Contro |
|----------|---------|-----------------|--------|-----------------|--------------|---------------------|--------------|-------------|
|          | HWO0    | HWO1            | HWI0   | HWI1            | HW0_PD       | HW0_PU              | HW1_PD       | HW1_PU      |
| P1.3     |         | USIC0_CH0.DOUT3 |        | USIC0_CH0.HWIN3 | BCCU0.OUT5   | BCCU0.OUT5          |              |             |
| P1.4     |         |                 |        |                 | BCCU0.OUT6   | BCCU0.OUT6          |              |             |
| P1.5     |         |                 |        |                 | BCCU0.OUT7   | BCCU0.OUT7          |              |             |
| P1.6     |         |                 |        |                 | BCCU0.OUT8   | BCCU0.OUT8          |              |             |
| P1.7     |         |                 |        |                 |              |                     |              |             |
| P1.8     |         |                 |        |                 |              |                     |              |             |
| P2.0     |         |                 |        |                 | BCCU0.OUT1   | BCCU0.OUT1          |              |             |
| P2.1     |         |                 |        |                 | BCCU0.OUT6   | BCCU0.OUT6          |              |             |
| P2.2     |         |                 |        |                 | BCCU0.OUT0   | BCCU0.OUT0          | CCU40.OUT3   | CCU40.OUT3  |
| P2.3     |         |                 |        |                 | ACMP2.OUT    | ACMP2.OUT           |              |             |
| P2.4     |         |                 |        |                 | BCCU0.OUT8   | BCCU0.OUT8          |              |             |
| P2.5     |         |                 |        |                 | ACMP1.OUT    | ACMP1.OUT           |              |             |
| P2.6     |         |                 |        |                 | BCCU0.OUT2   | BCCU0.OUT2          | CCU40.OUT3   | CCU40.OUT3  |
| P2.7     |         |                 |        |                 | BCCU0.OUT8   | BCCU0.OUT8          | CCU40.OUT3   | CCU40.OUT3  |
| P2.8     |         |                 |        |                 | BCCU0.OUT1   | BCCU0.OUT1          | CCU40.OUT2   | CCU40.OUT2  |
| P2.9     |         |                 |        |                 | BCCU0.OUT7   | BCCU0.OUT7          | CCU40.OUT2   | CCU40.OUT2  |
| P2.10    |         |                 |        |                 | BCCU0.OUT4   | BCCU0.OUT4          |              |             |
| P2.11    |         |                 |        |                 | BCCU0.OUT5   | BCCU0.OUT5          |              |             |
| P2.12    |         |                 |        |                 | BCCU0.OUT3   | BCCU0.OUT3          | CCU41.OUT0   | CCU41.OUT0  |
| P2.13    |         |                 |        |                 | BCCU0.OUT4   | BCCU0.OUT4          | CCU41.OUT2   | CCU41.OUT2  |
| P3.0     |         |                 |        |                 |              |                     |              |             |
| P3.1     |         | USIC1_CH0.DOUT3 |        | USIC1_CH0.HWIN3 |              |                     |              |             |
| P3.2     |         | USIC1_CH0.DOUT2 |        | USIC1_CH0.HWIN2 |              |                     |              |             |
| P3.3     |         | USIC1_CH0.DOUT1 |        | USIC1_CH0.HWIN1 |              |                     |              |             |
| P3.4     |         | USIC1_CH0.DOUT0 |        | USIC1_CH0.HWIN0 |              |                     |              |             |
| P4.0     |         |                 |        |                 |              |                     |              |             |
| P4.1     |         |                 |        |                 |              |                     |              |             |
| P4.2     |         |                 |        |                 |              |                     |              |             |
| P4.3     |         |                 |        |                 |              |                     |              |             |



## Table 10 Hardware I/O Controlled Functions (cont'd)

| Function | Outputs              | Outputs | Inputs       | Inputs       | Pull Control                    | Pull Control                    | Pull Control | <b>Pull Control</b>                  |
|----------|----------------------|---------|--------------|--------------|---------------------------------|---------------------------------|--------------|--------------------------------------|
|          | HWO0                 | HWO1    | HWIO         | HWI1         | HW0_PD                          | HW0_PU                          | HW1_PD       | HW1_PU                               |
| P4.4     | LEDTS2.<br>EXTENDED0 |         | LEDTS2.TSIN0 | LEDTS2.TSIN0 | Reserved for LEDTS<br>Scheme A: | Reserved for LEDTS<br>Scheme A: |              | Scheme B:<br>pull-down disabled, and |
| P4.5     | LEDTS2.<br>EXTENDED1 |         | LEDTS2.TSIN1 | LEDTS2.TSIN1 | pull-down disabled<br>always    | pull-down enabled<br>always     | vice versa   |                                      |
| P4.6     | LEDTS2.<br>EXTENDED2 |         | LEDTS2.TSIN2 | LEDTS2.TSIN2 |                                 |                                 |              |                                      |
| P4.7     | LEDTS2.<br>EXTENDED3 |         | LEDTS2.TSIN3 | LEDTS2.TSIN3 |                                 |                                 |              |                                      |
| P4.8     | LEDTS2.<br>EXTENDED4 |         | LEDTS2.TSIN4 | LEDTS2.TSIN4 |                                 |                                 |              |                                      |
| P4.9     | LEDTS2.<br>EXTENDED5 |         | LEDTS2.TSIN5 | LEDTS2.TSIN5 |                                 |                                 |              |                                      |
| P4.10    | LEDTS2.<br>EXTENDED6 |         | LEDTS2.TSIN6 | LEDTS2.TSIN6 |                                 |                                 |              |                                      |
| P4.11    | LEDTS2.<br>EXTENDED7 |         | LEDTS2.TSIN7 | LEDTS2.TSIN7 |                                 |                                 |              |                                      |



### 3 Electrical Parameter

This section provides the electrical parameter which are implementation-specific for the XMC1400.

### 3.1 General Parameters

### 3.1.1 Parameter Interpretation

The parameters listed in this section represent partly the characteristics of the XMC1400 and partly its requirements on the system. To aid interpreting the parameters easily when evaluating them for a design, they are indicated by the abbreviations in the "Symbol" column:

### CC

Such parameters indicate **C**ontroller **C**haracteristics, which are distinctive feature of the XMC1400 and must be regarded for a system design.

#### SR

Such parameters indicate **S**ystem Requirements, which must be provided by the application system in which the XMC1400 is designed in.



## 3.1.2 Absolute Maximum Ratings

Stresses above the values listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

Table 11 Absolute Maximum Rating Parameters

| Parameter                                                            | Symb                 | ol |      | Va   | lues                          | Unit | Note /             |
|----------------------------------------------------------------------|----------------------|----|------|------|-------------------------------|------|--------------------|
|                                                                      |                      |    | Min  | Тур. | Max.                          |      | Test Cond ition    |
| Junction temperature                                                 | $T_{J}$              | SR | -40  | _    | 115                           | °C   | _                  |
| Storage temperature                                                  | $T_{ST}$             | SR | -40  | _    | 125                           | °C   | _                  |
| Voltage on power supply pin with respect to $V_{\rm SSP}$            | $V_{DDP}$            | SR | -0.3 | _    | 6                             | V    | _                  |
| Voltage on digital pins with respect to $V_{\rm SSP}^{-1)}$          | $V_{IN}$             | SR | -0.5 | _    | $V_{\rm DDP}$ + 0.5 or max. 6 | V    | whichever is lower |
| Voltage on P2 pins with respect to $V_{\rm SSP}^{2)}$                | $V_{INP2}$           | SR | -0.3 | _    | $V_{\rm DDP}$ + 0.3           | V    | _                  |
| Voltage on analog input pins with respect to $V_{\rm SSP}$           | $V_{AIN} \ V_{AREF}$ | SR | -0.5 | _    | $V_{\rm DDP}$ + 0.5 or max. 6 | V    | whichever is lower |
| Input current on any pin during overload condition                   | $I_{IN}$             | SR | -10  | -    | 10                            | mA   | _                  |
| Absolute maximum sum of all input currents during overload condition | $\Sigma I_{IN}$      | SR | -50  | _    | +50                           | mA   | _                  |

<sup>1)</sup> Excluding port pins P2.[1,2,6,7,8,9,11].

<sup>2)</sup> Applicable to port pins P2.[1,2,6,7,8,9,11].



## 3.1.3 Pin Reliability in Overload

When receiving signals from higher voltage devices, low-voltage devices experience overload currents and voltages that go beyond their own IO power supplies specification.

Table 12 defines overload conditions that will not cause any negative reliability impact if all the following conditions are met:

- · full operation life-time is not exceeded
- Operating Conditions are met for
  - pad supply levels  $(V_{DDP})$
  - temperature

If a pin current is outside of the **Operating Conditions** but within the overload conditions, then the parameters of this pin as stated in the Operating Conditions can no longer be guaranteed. Operation is still possible in most cases but with relaxed parameters.

Note: An overload condition on one or more pins does not require a reset.

Note: A series resistor at the pin to limit the current to the maximum permitted overload current is sufficient to handle failure situations like short to battery.

Table 12 Overload Parameters

| Parameter                                                            | Symbol    |    |      | Values | 3    | Unit | Note /         |
|----------------------------------------------------------------------|-----------|----|------|--------|------|------|----------------|
|                                                                      |           |    | Min. | Тур.   | Max. |      | Test Condition |
| Input current on any port pin during overload condition              | $I_{OV}$  | SR | -5   | _      | 5    | mA   |                |
| Absolute sum of all input circuit currents during overload condition | $I_{OVS}$ | SR | _    | _      | 25   | mA   |                |

Figure 11 shows the path of the input currents during overload via the ESD protection structures. The diodes against  $V_{\rm DDP}$  and ground are a simplified representation of these ESD protection structures.





Figure 11 Input Overload Current via ESD structures

**Table 13** and **Table 14** list input voltages that can be reached under overload conditions. Note that the absolute maximum input voltages as defined in the **Absolute Maximum Ratings** must not be exceeded during overload.

Table 13 PN-Junction Characterisitics for positive Overload

| Pad Type        | $I_{\text{OV}} = 5 \text{ mA}$                                                                                                                                                                               |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AN/DIG_IN       | $\begin{split} V_{\mathrm{IN}} &= V_{\mathrm{DDP}} + 0.5 \; \mathrm{V} \\ V_{\mathrm{AIN}} &= V_{\mathrm{DDP}} + 0.5 \; \mathrm{V} \\ V_{\mathrm{AREF}} &= V_{\mathrm{DDP}} + 0.5 \; \mathrm{V} \end{split}$ |
| P2.[1,2,6:9,11] | $V_{INP2} = V_{DDP} + 0.3 \; V$                                                                                                                                                                              |

Table 14 PN-Junction Characterisitics for negative Overload

| Pad Type                             | $I_{\text{OV}} = 5 \text{ mA}$                                                                                                                                                    |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Standard, High-current,<br>AN/DIG_IN | $\begin{split} V_{\text{IN}} &= V_{\text{SS}} \text{ - 0.5 V} \\ V_{\text{AIN}} &= V_{\text{SS}} \text{ - 0.5 V} \\ V_{\text{AREF}} &= V_{\text{SS}} \text{ - 0.5 V} \end{split}$ |
| P2.[1,2,6:9,11]                      | $V_{INP2} = V_{SS}$ - 0.3 V                                                                                                                                                       |



## 3.1.4 Operating Conditions

The following operating conditions must not be exceeded in order to ensure correct operation and reliability of the XMC1400. All parameters specified in the following tables refer to these operating conditions, unless noted otherwise.

**Table 15 Operating Conditions Parameters** 

| Parameter                                            | Symbo                    | ol |      | Values | <b>s</b> | Unit | Note /         |
|------------------------------------------------------|--------------------------|----|------|--------|----------|------|----------------|
|                                                      |                          |    | Min. | Тур.   | Max.     |      | Test Condition |
| Ambient Temperature                                  | $T_{A}$                  | SR | -40  | -      | 85       | °C   | Temp. Range F  |
|                                                      |                          |    | -40  | _      | 105      | °C   | Temp. Range X  |
| Digital supply voltage <sup>1)</sup>                 | $V_{DDP}$                | SR | 1.8  | _      | 5.5      | V    |                |
| Short circuit current of digital outputs             | $I_{ m SC}$              | SR | -5   | _      | 5        | mA   |                |
| Absolute sum of short circuit currents of the device | $\Sigma I_{\text{SC}_D}$ | SR | _    | _      | 25       | mA   |                |

<sup>1)</sup> See also the Supply Monitoring thresholds, Chapter 3.3.2.



### 3.2 DC Parameters

### 3.2.1 Input/Output Characteristics

Table 16 provides the characteristics of the input/output pins of the XMC1400.

Note: These parameters are not subject to production test, but verified by design and/or characterization.

Note: Unless otherwise stated, input DC and AC characteristics, including peripheral timings, assume that the input pads operate with the standard hysteresis.

Table 16 Input/Output Characteristics (Operating Conditions apply)

| Parameter                                             | Symbo      | ol | Limit \                 | <b>Values</b>         | Unit | Test Conditions                                                |
|-------------------------------------------------------|------------|----|-------------------------|-----------------------|------|----------------------------------------------------------------|
|                                                       |            |    | Min.                    | Max.                  |      |                                                                |
| Output low voltage on port pins                       | $V_{OLP}$  | CC | _                       | 1.0                   | V    | $I_{\rm OL}$ = 11 mA (5 V)<br>$I_{\rm OL}$ = 7 mA (3.3 V)      |
| (with standard pads)                                  |            |    | _                       | 0.4                   | V    | $I_{\rm OL}$ = 5 mA (5 V)<br>$I_{\rm OL}$ = 3.5 mA (3.3 V)     |
| Output low voltage on high current pads               | $V_{OLP1}$ | CC | _                       | 1.0                   | V    | $I_{\rm OL}$ = 50 mA (5 V)<br>$I_{\rm OL}$ = 25 mA (3.3 V)     |
|                                                       |            |    | _                       | 0.32                  | V    | $I_{\rm OL}$ = 10 mA (5 V)                                     |
|                                                       |            |    | _                       | 0.4                   | V    | $I_{\rm OL}$ = 5 mA (3.3 V)                                    |
| Output high voltage on port pins                      | $V_{OHP}$  | CC | V <sub>DDP</sub> - 1.0  | _                     | V    | $I_{OH}$ = -10 mA (5 V)<br>$I_{OH}$ = -7 mA (3.3 V)            |
| (with standard pads)                                  |            |    | V <sub>DDP</sub> - 0.4  | _                     | V    | $I_{\rm OH}$ = -4.5 mA (5 V)<br>$I_{\rm OH}$ = -2.5 mA (3.3 V) |
| Output high voltage on high current pads              | $V_{OHP1}$ | CC | V <sub>DDP</sub> - 0.32 | _                     | V    | $I_{\rm OH}$ = -6 mA (5 V)                                     |
|                                                       |            |    | V <sub>DDP</sub> - 1.0  | _                     | V    | $I_{\rm OH}$ = -8 mA (3.3 V)                                   |
|                                                       |            |    | V <sub>DDP</sub> - 0.4  | _                     | V    | $I_{\rm OH}$ = -4 mA (3.3 V)                                   |
| Input low voltage on port pins (Standard Hysteresis)  | $V_{ILPS}$ | SR | _                       | $0.19 \times V_{DDP}$ | V    | CMOS Mode<br>(5 V, 3.3 V & 2.2 V)                              |
| Input high voltage on port pins (Standard Hysteresis) | $V_{IHPS}$ | SR | $0.7 	imes V_{ m DDP}$  | _                     | V    | CMOS Mode<br>(5 V, 3.3 V & 2.2 V)                              |



Table 16 Input/Output Characteristics (Operating Conditions apply) (cont'd)

| Parameter                                                     | Symbo         | ol | Limit \                        | Values                  | Unit | Test Conditions                           |
|---------------------------------------------------------------|---------------|----|--------------------------------|-------------------------|------|-------------------------------------------|
|                                                               |               |    | Min.                           | Max.                    |      |                                           |
| Input low voltage on port pins (Large Hysteresis)             | $V_{ILPL}$    | SR | -                              | $0.08 \times V_{DDP}$   | V    | CMOS Mode<br>(5 V, 3.3 V & 2.2 V)         |
| Input high voltage on port pins (Large Hysteresis)            | $V_{IHPL}$    | SR | $0.85 \times V_{\mathrm{DDP}}$ | _                       | V    | CMOS Mode<br>(5 V, 3.3 V & 2.2 V)         |
| Rise/fall time on High                                        | $t_{HCPR}$ ,  | CC | _                              | 9                       | ns   | 50 pF @ 5 V <sup>2)</sup>                 |
| Current Pad <sup>1)</sup>                                     | $t_{HCPF}$    |    | _                              | 12                      | ns   | 50 pF @ 3.3 V <sup>3)</sup>               |
|                                                               |               |    | _                              | 25                      | ns   | 50 pF @ 1.8 V <sup>4)</sup>               |
| Rise/fall time on                                             | $t_{R},t_{F}$ | CC | _                              | 12                      | ns   | 50 pF @ 5 V <sup>5)</sup>                 |
| Standard Pad <sup>1)</sup>                                    |               |    | _                              | 15                      | ns   | 50 pF @ 3.3 V <sup>6)</sup> .             |
|                                                               |               |    | _                              | 31                      | ns   | 50 pF @ 1.8 V <sup>7)</sup> .             |
| Input Hysteresis on port pin except P2.3 - P2.9 <sup>8)</sup> | HYS           | CC | $0.08 	imes V_{ m DDP}$        | _                       | V    | CMOS Mode (5 V),<br>Standard Hysteresis   |
|                                                               |               |    | $0.03 	imes V_{	extsf{DDP}}$   | _                       | V    | CMOS Mode (3.3 V),<br>Standard Hysteresis |
|                                                               |               |    | $V_{	extsf{DDP}}$              | _                       | V    | CMOS Mode (2.2 V),<br>Standard Hysteresis |
|                                                               |               |    | $0.5 	imes V_{	extsf{DDP}}$    | $0.75 	imes V_{ m DDP}$ | V    | CMOS Mode(5 V),<br>Large Hysteresis       |
|                                                               |               |    | $0.4 	imes V_{	extsf{DDP}}$    | $0.75 	imes V_{ m DDP}$ | V    | CMOS Mode(3.3 V),<br>Large Hysteresis     |
|                                                               |               |    | $0.2 	imes V_{	extsf{DDP}}$    | $0.65 	imes V_{ m DDP}$ | V    | CMOS Mode(2.2 V),<br>Large Hysteresis     |



Table 16 Input/Output Characteristics (Operating Conditions apply) (cont'd)

| Parameter                                                                                                                                                          | Symbo          | ol | Limit \                                                  | Limit Values                 |    | Test Conditions                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----|----------------------------------------------------------|------------------------------|----|-----------------------------------------------------------------------|
|                                                                                                                                                                    |                |    | Min.                                                     | Max.                         |    |                                                                       |
| Input Hysteresis on port pin P2.3 - P2.9 <sup>8)</sup>                                                                                                             | HYS_<br>P2     | CC | $0.08 	imes V_{ m DDP}$                                  | _                            | V  | CMOS Mode (5 V),<br>Standard Hysteresis                               |
|                                                                                                                                                                    |                |    | $V_{	extsf{DDP}}$                                        | _                            | V  | CMOS Mode (3.3 V),<br>Standard Hysteresis                             |
|                                                                                                                                                                    |                |    | $\begin{matrix} 0.02 \times \\ V_{\rm DDP} \end{matrix}$ | _                            | V  | CMOS Mode (2.2 V),<br>Standard Hysteresis                             |
|                                                                                                                                                                    |                |    | $0.35 \times V_{\rm DDP}$                                | $0.75 \times \\ V_{\rm DDP}$ | V  | CMOS Mode(5 V),<br>Large Hysteresis                                   |
|                                                                                                                                                                    |                |    | $0.25 \times \\ V_{\rm DDP}$                             | $0.75 \times V_{\rm DDP}$    | V  | CMOS Mode(3.3 V),<br>Large Hysteresis                                 |
|                                                                                                                                                                    |                |    | $0.15 	imes V_{	extsf{DDP}}$                             | $0.65 \times V_{\rm DDP}$    | V  | CMOS Mode(2.2 V),<br>Large Hysteresis                                 |
| Pin capacitance (digital inputs/outputs)                                                                                                                           | $C_{IO}$       | CC | _                                                        | 10                           | pF |                                                                       |
| Pull-up current on port                                                                                                                                            | $I_{PUP}$      | CC | _                                                        | -80                          | μA | V <sub>IH,min</sub> (5 V)                                             |
| pins                                                                                                                                                               |                |    | -95                                                      |                              | μA | $V_{\rm IL,max}$ (5 V)                                                |
|                                                                                                                                                                    |                |    | -                                                        | -50                          | μA | V <sub>IH,min</sub> (3.3 V)                                           |
|                                                                                                                                                                    |                |    | -65                                                      | -                            | μA | V <sub>IL,max</sub> (3.3 V)                                           |
| Pull-down current on                                                                                                                                               | $I_{PDP}$      | СС | -                                                        | 40                           | μA | V <sub>IL,max</sub> (5 V)                                             |
| port pins                                                                                                                                                          |                |    | 95                                                       | -                            | μA | V <sub>IH,min</sub> (5 V)                                             |
|                                                                                                                                                                    |                |    | -                                                        | 30                           | μA | V <sub>IL,max</sub> (3.3 V)                                           |
|                                                                                                                                                                    |                |    | 60                                                       | -                            | μΑ | V <sub>IH,min</sub> (3.3 V)                                           |
| Input leakage current except P0.119)                                                                                                                               | $I_{OZP}$      | СС | -1                                                       | 1                            | μΑ | $0 < V_{\rm IN} < V_{\rm DDP}, \\ T_{\rm A} \leq 105~{\rm ^{\circ}C}$ |
| Input leakage current for P0.119)                                                                                                                                  | $I_{\rm OZP1}$ | CC | -10                                                      | 1                            | μΑ | $0 < V_{\rm IN} < V_{\rm DDP}, \\ T_{\rm A} \leq 105~{\rm ^{\circ}C}$ |
| Voltage on any pin during $V_{\rm DDP}$ power off                                                                                                                  | $V_{PO}$       | SR | _                                                        | 0.3                          | V  | 10)                                                                   |
| $\label{eq:maximum} \begin{array}{l} \hline & \\ \text{Maximum current per} \\ \text{pin (excluding P1, $V_{\rm DDP}$} \\ \text{and $V_{\rm SS}$)} \\ \end{array}$ | $I_{MP}$       | SR | -10                                                      | 11                           | mA | -                                                                     |
| Maximum current per high currrent pins                                                                                                                             | $I_{MP1A}$     | SR | -10                                                      | 50                           | mA | _                                                                     |



Table 16 Input/Output Characteristics (Operating Conditions apply) (cont'd)

| •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |    | •            | •    | •    | ,               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----|--------------|------|------|-----------------|
| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Symbo       | ol | Limit Values |      | Unit | Test Conditions |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             |    | Min.         | Max. |      |                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | $I_{MVDD1}$ | SR | _            | 520  | mA   |                 |
| $\begin{tabular}{ll} \hline & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ $ | $I_{MVDD2}$ | SR | _            | 390  | mA   |                 |
| $\begin{array}{c} \text{Maximum current into} \\ V_{\text{DDP}} \text{ (VQFN40)} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $I_{MVDD3}$ | SR | _            | 260  | mA   |                 |
| $\label{eq:maximum} \overline{\text{Maximum current out of}} \\ V_{\text{SS}} \text{ (VQFN64, LQFP64)}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $I_{MVSS1}$ | SR | _            | 390  | mA   |                 |
| $\begin{tabular}{ll} \hline \textbf{Maximum current out of} \\ V_{\rm SS} \mbox{ (VQFN48)} \\ \hline \end{tabular}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | $I_{MVSS2}$ | SR | _            | 260  | mA   |                 |
| $\begin{tabular}{ll} \hline \textbf{Maximum current out of} \\ V_{\rm SS} \mbox{ (VQFN40)} \\ \hline \end{tabular}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | $I_{MVSS3}$ | SR | _            | 260  | mA   |                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             |    |              |      |      |                 |

- 1) Rise/Fall time parameters are taken with 10% 90% of supply.
- 2) Additional rise/fall time valid for C<sub>L</sub> = 50 pF C<sub>L</sub> = 100 pF @ 0.150 ns/pF at 5 V supply voltage.
- 3) Additional rise/fall time valid for C<sub>1</sub> = 50 pF C<sub>1</sub> = 100 pF @ 0.205 ns/pF at 3.3 V supply voltage.
- 4) Additional rise/fall time valid for C<sub>1</sub> = 50 pF C<sub>1</sub> = 100 pF @ 0.445 ns/pF at 1.8 V supply voltage.
- 5) Additional rise/fall time valid for C<sub>L</sub> = 50 pF C<sub>L</sub> = 100 pF @ 0.225 ns/pF at 5 V supply voltage.
- 6) Additional rise/fall time valid for C<sub>L</sub> = 50 pF C<sub>L</sub> = 100 pF @ 0.288 ns/pF at 3.3 V supply voltage.
- 7) Additional rise/fall time valid for  $C_L = 50 \text{ pF} C_L = 100 \text{ pF} @ 0.588 \text{ ns/pF}$  at 1.8 V supply voltage.
- 8)Hysteresis is implemented to avoid meta stable states and switching due to internal ground bounce. It cannot be guaranteed that it suppresses switching due to external system noise.
- 9) An additional error current ( $I_{\text{IN,I}}$ ) will flow if an overload current flows through an adjacent pin.
- 10) However, for applications with strict low power-down current requirements, it is mandatory that no active voltage source is supplied at any GPIO pin when  $V_{\text{DDP}}$  is powered off.



## 3.2.2 Analog to Digital Converters (ADC)

Table 17 shows the Analog to Digital Converter (ADC) characteristics.

Note: These parameters are not subject to production test, but verified by design and/or characterization.

Table 17 ADC Characteristics (Operating Conditions apply)<sup>1)</sup>

| Parameter                                           | Symbol                     |                         | Value     | S                       | Unit | Note / Test Condition                                                                                         |  |
|-----------------------------------------------------|----------------------------|-------------------------|-----------|-------------------------|------|---------------------------------------------------------------------------------------------------------------|--|
|                                                     |                            | Min.                    | Тур.      | Max.                    |      |                                                                                                               |  |
| Supply voltage range (internal reference)           | $V_{ m DD\_int}$ SR        | 2.0                     | 2.0 – 3.0 |                         | V    | SHSCFG.AREF = $11_B$ ;<br>CALCTR.CALGNSTC = $0C_H$ for $f_{SH}$ = $32$ MHz,<br>$12_H$ for $f_{SH}$ = $48$ MHz |  |
|                                                     |                            | 3.0                     | _         | 5.5                     | V    | SHSCFG.AREF = 10 <sub>B</sub>                                                                                 |  |
| Supply voltage range (external reference)           | $V_{ m DD\_ext} \ { m SR}$ | 3.0                     | _         | 5.5                     | V    | SHSCFG.AREF = 00 <sub>B</sub>                                                                                 |  |
| Analog input voltage range                          | $V_{AIN}SR$                | V <sub>SSP</sub> - 0.05 | _         | V <sub>DDP</sub> + 0.05 | V    |                                                                                                               |  |
| Auxiliary analog reference ground <sup>2)</sup>     | $V_{REFGND}$ SR            | V <sub>SSP</sub> - 0.05 | _         | 1.0                     | V    | G0CH0                                                                                                         |  |
|                                                     |                            | V <sub>SSP</sub> - 0.05 | _         | 0.2                     | V    | G1CH0                                                                                                         |  |
| Internal reference<br>voltage (full scale<br>value) | $V_{REFINT}$               |                         | 5         |                         | V    |                                                                                                               |  |
| Switched capacitance of an                          | $C_{AINS}$                 | _                       | 1.2       | 2                       | pF   | GNCTRxz.GAINy = 00 <sub>B</sub> (unity gain)                                                                  |  |
| analog input                                        |                            | _                       | 1.2       | 2                       | pF   | GNCTRxz.GAINy = 01 <sub>B</sub> (gain g1)                                                                     |  |
|                                                     |                            | -                       | 4.5       | 6                       | pF   | GNCTRxz.GAINy = $10_B$ (gain g2)                                                                              |  |
|                                                     |                            | _                       | 4.5       | 6                       | pF   | GNCTRxz.GAINy = $11_B$ (gain g3)                                                                              |  |
| Total capacitance of an analog input                | $C_{AINT}$                 |                         | _         | 10                      | pF   |                                                                                                               |  |
| Total capacitance of the reference input            | $C_{AREFT}$                | _                       | _         | 10                      | pF   |                                                                                                               |  |

Subject to Agreement on the Use of Product Information



Table 17 ADC Characteristics (Operating Conditions apply)<sup>1)</sup> (cont'd)

| Parameter                                        | Parameter Symbol Values          |      | s                           | Unit                                           | Note / Test Condition |                                                  |
|--------------------------------------------------|----------------------------------|------|-----------------------------|------------------------------------------------|-----------------------|--------------------------------------------------|
|                                                  |                                  | Min. | Тур.                        | Max.                                           |                       |                                                  |
| Gain settings                                    | $G_{IN}CC$                       |      | 1                           |                                                | -                     | $GNCTRxz.GAINy = 00_B$ (unity gain)              |
|                                                  |                                  |      | 3                           |                                                | _                     | GNCTRxz.GAINy = 01 <sub>B</sub> (gain g1)        |
|                                                  |                                  | 6    |                             | 6                                              |                       | $GNCTRxz.GAINy = 10_B$ (gain g2)                 |
|                                                  |                                  |      | 12                          |                                                | _                     | GNCTRxz.GAINy = $11_B$ (gain g3)                 |
| Sample Time                                      | imple Time $t_{\text{sample}}$ 5 |      | $f_{ADC}$                   | $V_{ m DD}$ = 5.0 V,<br>$f_{ m ADCI}$ = 48 MHz |                       |                                                  |
|                                                  |                                  | 3    | _                           | _                                              | $f_{ADC}$             | $V_{ m DD}$ = 5.0 V,<br>$f_{ m ADCI}$ = 32 MHz   |
|                                                  |                                  | 3    | _                           | _                                              | $f_{ADC}$             | $V_{\rm DD}$ = 3.3 V,<br>$f_{\rm ADCI}$ = 32 MHz |
|                                                  |                                  | 30   | _                           | _                                              | $\frac{1}{f_{ADC}}$   | $V_{\rm DD}$ = 2.0 V,<br>$f_{\rm ADCI}$ = 32 MHz |
| Conversion time in fast compare mode             | t <sub>CF</sub> CC               |      | 9                           |                                                | $f_{ADC}$             | 3)                                               |
| Conversion time in 12-bit mode                   | t <sub>C12</sub> CC              |      | 20                          |                                                | $f_{ADC}$             | 3)                                               |
| Maximum sample rate in 12-bit mode <sup>4)</sup> | $f_{\mathrm{C12}}\mathrm{CC}$    | _    | _                           | f <sub>ADC</sub> / 42.5                        | -                     | 1 sample pending                                 |
|                                                  |                                  | _    | _                           | f <sub>ADC</sub> / 62.5                        | -                     | 2 samples pending                                |
| Conversion time in 10-bit mode                   | t <sub>C10</sub> CC              |      | 18                          |                                                | $f_{ADC}$             | 3)                                               |
| Maximum sample rate in 10-bit mode <sup>4)</sup> | $f_{ m C10}{ m CC}$              | _    | -   f <sub>ADC</sub> / 40.5 |                                                | -                     | 1 sample pending                                 |
|                                                  |                                  | _    | _                           | f <sub>ADC</sub> / 58.5                        | -                     | 2 samples pending                                |
| Conversion time in 8-bit mode                    | t <sub>C8</sub> CC               |      | 16                          |                                                | $f_{ADC}$             | 3)                                               |



Table 17 ADC Characteristics (Operating Conditions apply)<sup>1)</sup> (cont'd)

| Parameter                                        | Symbol                   |      | Value | S                       | Unit      | Note / Test Condition                                                                                                               |  |
|--------------------------------------------------|--------------------------|------|-------|-------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                  |                          | Min. | Тур.  | Max.                    |           |                                                                                                                                     |  |
| Maximum sample rate in 8-bit mode <sup>4)</sup>  | $f_{C8}CC$               | _    | _     | f <sub>ADC</sub> / 38.5 | _         | 1 sample pending                                                                                                                    |  |
|                                                  |                          | _    | _     | f <sub>ADC</sub> / 54.5 | _         | 2 samples pending                                                                                                                   |  |
| RMS noise <sup>5)</sup>                          | EN <sub>RMS</sub><br>CC  | _    | 1.5   | _                       | LSB<br>12 | DC input, SHSCFG.AREF = $00_{\rm B}$ , GNCTRxz.GAINy = $00_{\rm B}$ (unity gain), $V_{\rm DD}$ = 5.0 V, $V_{\rm AIN}$ = 2.5 V, 25°C |  |
| DNL error                                        | EA <sub>DNL</sub><br>CC  | _    | ±2.0  | _                       | LSB<br>12 |                                                                                                                                     |  |
| INL error                                        | EA <sub>INL</sub><br>CC  | -    | ±4.0  | _                       | LSB<br>12 |                                                                                                                                     |  |
| Gain error with external reference               | EA <sub>GAIN</sub> CC    | _    | ±0.5  | _                       | %         | SHSCFG.AREF = 00 <sub>B</sub> (calibrated)                                                                                          |  |
| Gain error with internal reference <sup>6)</sup> | EA <sub>GAIN</sub><br>CC | _    | ±3.6  | _                       | %         | SHSCFG.AREF = $1X_B$ (calibrated),<br>-40°C - $110$ °C                                                                              |  |
|                                                  |                          | _    | ±2.0  | _                       | %         | SHSCFG.AREF = 1X <sub>B</sub> (calibrated),<br>0°C - 85°C                                                                           |  |
| Offset error                                     | EA <sub>OFF</sub> CC     | _    | ±8.0  | _                       | mV        | Calibrated, $V_{\rm DD}$ = 5.0 V                                                                                                    |  |

<sup>1)</sup> The parameters are defined for ADC clock frequencies  $f_{\rm SH}$  = 32 MHz for the full supply range, and  $f_{\rm SH}$  = 48 MHz at  $V_{\rm DD~int}$ ,  $V_{\rm DD~ext}$  = 5 V. Usage of any other frequencies may affect the ADC performance.

The alternate reference ground connection is separate for each converter. This mode, therefore, provides the lowest noise impact.

<sup>3)</sup> No pending samples assumed, excluding sampling time and calibration.

<sup>4)</sup> Includes synchronization and calibration (average of gain and offset calibration).

<sup>5)</sup> This parameter can also be defined as an SNR value: SNR[dB] =  $20 \times \log(A_{\rm MAXeff}/N_{\rm RMS})$ . With  $A_{\rm MAXeff}$  =  $2^{\rm N}/2$ , SNR[dB] =  $20 \times \log$  (  $2048/N_{\rm RMS}$ ) [N = 12].  $N_{\rm RMS}$  = 1.5 LSB12, therefore, equals SNR =  $20 \times \log$  (2048/1.5) = 62.7 dB.

<sup>6)</sup> Includes error from the reference voltage.





Figure 12 ADC Voltage Supply



### 3.2.3 Out of Range Comparator (ORC) Characteristics

The Out-of-Range Comparator (ORC) triggers on analog input voltages ( $V_{\rm AIN}$ ) above  $V_{\rm DDP}$  on selected input pins (ORCx.AIN) and generates a service request trigger (ORCx.OUT).

Note: These parameters are not subject to production test, but verified by design and/or characterization.

Table 18 Out of Range Comparator (ORC) Characteristics (Operating Conditions apply; V<sub>DDP</sub> = 3.0 V - 5.5 V; C<sub>I</sub> = 0.25pF)

| Parameter          | Symb          | ol |      | Values | 6    | Unit | Note / Test Condition                      |  |  |  |
|--------------------|---------------|----|------|--------|------|------|--------------------------------------------|--|--|--|
|                    |               |    | Min. | Тур.   | Max. |      |                                            |  |  |  |
| DC Switching Level | $V_{ODC}$     | CC | -    | -      | 180  | mV   | $V_{AIN} \geq V_{DDP} + V_{ODC}$           |  |  |  |
| Hysteresis         | $V_{OHYS}$    | CC | 15   | -      | 54   | mV   |                                            |  |  |  |
| Always detected    | $t_{OPDD}$    | CC | 103  | -      | _    | ns   | $V_{AIN} \geq V_{DDP}$ + 150 mV            |  |  |  |
| Overvoltage Pulse  |               |    | 88   | -      | _    | ns   | $V_{AIN} \geq V_{DDP}$ + 350 mV            |  |  |  |
| Never detected     | $t_{OPDN}$    | CC | _    | -      | 21   | ns   | $V_{AIN} \geq V_{DDP}$ + 150 mV            |  |  |  |
| Overvoltage Pulse  |               |    | -    | -      | 11   | ns   | $V_{AIN} \geq V_{DDP}$ + 350 mV            |  |  |  |
| Detection Delay    | $t_{\sf ODD}$ | CC | 39   | -      | 132  | ns   | $V_{AIN} \geq V_{DDP}$ + 150 mV            |  |  |  |
|                    |               |    | 31   | -      | 121  | ns   | $V_{AIN} \geq V_{DDP}$ + 350 mV            |  |  |  |
| Release Delay      | $t_{ORD}$     | CC | 44   | -      | 240  | ns   | $V_{AIN} \leq V_{DDP};  V_{DDP} = 5 \; V$  |  |  |  |
|                    |               |    | 57   | -      | 340  | ns   | $V_{AIN} \leq V_{DDP};  V_{DDP} = 3.3   V$ |  |  |  |
| Enable Delay       | $t_{\sf OED}$ | CC | _    | -      | 300  | ns   | ORCCTRL.ENORCx = 1                         |  |  |  |



Figure 13 ORCx.OUT Trigger Generation

Subject to Agreement on the Use of Product Information





Figure 14 ORC Detection Ranges



## 3.2.4 Analog Comparator Characteristics

Table 19 below shows the Analog Comparator characteristics.

Note: These parameters are not subject to production test, but verified by design and/or characterization.

Table 19 Analog Comparator Characteristics (Operating Conditions apply)

| Parameter                          | Symbol           |    | Li    | mit Val | ues                     | Unit | Notes/                                                                      |  |
|------------------------------------|------------------|----|-------|---------|-------------------------|------|-----------------------------------------------------------------------------|--|
|                                    |                  |    | Min.  | Тур.    | Max.                    |      | Test Conditions                                                             |  |
| Input Voltage                      | $V_{CMP}$        | SR | -0.05 | -       | V <sub>DDP</sub> + 0.05 | V    |                                                                             |  |
| Input Offset                       | $V_{CMPOFF}$     | CC | -     | +/-3    | _                       | mV   | High power mode $\Delta~V_{\rm CMP}$ < 200 mV                               |  |
| Propagation<br>Delay <sup>1)</sup> | $t_{PDELAY}$     | CC | _     | 25      | _                       | ns   | High power mode, $\Delta V_{\rm CMP}$ = 100 mV                              |  |
|                                    |                  |    | _     | 80      | _                       | ns   | High power mode, $\Delta V_{\rm CMP}$ = 25 mV                               |  |
|                                    |                  |    | _     | 250     | _                       | ns   | Low power mode, $\Delta V_{\rm CMP}$ = 100 mV                               |  |
|                                    |                  |    | _     | 700     | _                       | ns   | Low power mode, $\Delta V_{\rm CMP}$ = 25 mV                                |  |
| Current<br>Consumption             | $I_{ACMP}$       | CC | _     | 100     | _                       | μΑ   | First active ACMP in high power mode, $\Delta V_{\rm CMP} > 30~{\rm mV}$    |  |
|                                    |                  |    | _     | 66      | -                       | μΑ   | Each additional ACMP in high power mode, $\Delta V_{\rm CMP} > 30~{\rm mV}$ |  |
|                                    |                  |    | _     | 10      | _                       | μΑ   | First active ACMP in low power mode                                         |  |
|                                    |                  |    | _     | 6       | _                       | μΑ   | Each additional ACMP in low power mode                                      |  |
| Input Hysteresis                   | $V_{HYS}$        | CC | _     | +/-15   | _                       | mV   |                                                                             |  |
| Filter Delay <sup>1)</sup>         | $t_{\sf FDELAY}$ | CC | _     | 5       | -                       | ns   |                                                                             |  |

<sup>1)</sup> Total Analog Comparator Delay is the sum of Propagation Delay and Filter Delay.



## 3.2.5 Temperature Sensor Characteristics

Note: These parameters are not subject to production test, but verified by design and/or characterization.

Table 20 Temperature Sensor Characteristics

| Parameter                     | rameter Symbol Values |      |      | s    | Unit | Note /                                                      |
|-------------------------------|-----------------------|------|------|------|------|-------------------------------------------------------------|
|                               |                       | Min. | Тур. | Max. |      | Test Condition                                              |
| Measurement time              | $t_{M}$ CC            | _    | -    | 10   | ms   |                                                             |
| Temperature sensor range      | $T_{\rm SR}$ SR       | -40  | -    | 115  | °C   |                                                             |
| Sensor Accuracy <sup>1)</sup> | $T_{TSAL}$            | -6   | _    | 6    | °C   | T <sub>J</sub> > 20°C                                       |
|                               |                       | -10  | _    | 10   | °C   | $0^{\circ}\text{C} \le T_{\text{J}} \le 20^{\circ}\text{C}$ |
|                               |                       | _    | -/+8 | _    | °C   | $T_{\rm J}$ < 0°C                                           |
|                               |                       |      |      |      |      |                                                             |
| Start-up time                 | $t_{TSST}SR$          | _    | -    | 15   | μS   |                                                             |

<sup>1)</sup> The temperature sensor accuracy is independent of the supply voltage.



### 3.2.6 Oscillator Pins

Note: It is strongly recommended to measure the oscillation allowance (negative resistance) in the final target system (layout) to determine the optimal parameters for the oscillator operation. Please refer to the limits specified by the crystal or ceramic resonator supplier.

Note: These parameters are not subject to production test, but verified by design and/or characterization.

The oscillator pins can be operated with an external crystal/resonator (see Figure 15) or in direct input mode (see Figure 16).



Figure 15 Oscillator in Crystal Mode





Figure 16 Oscillator in Direct Input Mode



Table 21 OSC XTAL Parameters

| Parameter                                                   | Symbol                |      | Values | i    | Unit | Note /<br>Test Condition |
|-------------------------------------------------------------|-----------------------|------|--------|------|------|--------------------------|
|                                                             |                       | Min. | Тур.   | Max. |      |                          |
| Input frequency                                             | $f_{\rm OSC}{\rm SR}$ | 4    | _      | 48   | MHz  | Direct Input Mode        |
|                                                             |                       | 4    | -      | 20   | MHz  | External Crystal<br>Mode |
| Oscillator start-up time <sup>1)2)</sup>                    | t <sub>oscs</sub>     | _    | _      | 10   | ms   |                          |
| Input voltage at XTAL1                                      | $V_{IX}$ SR           | -0.3 | _      | 1.5  | V    | External Crystal<br>Mode |
|                                                             |                       | -0.3 | _      | 5.5  | V    | Direct Input Mode        |
| Input amplitude (peak-<br>to-peak) at XTAL1 <sup>2)3)</sup> | $V_{PPX}SR$           | 0.6  | -      | 1.7  | V    | External Crystal<br>Mode |

<sup>1)</sup>  $t_{\rm OSCS}$  is defined from the moment the oscillator is enabled wih SCU\_ANAOSCHPCTRL.MODE until the oscillations reach an amplitude at XTAL1 of 0.9 \*  $V_{\rm PPX}$ .

<sup>2)</sup> The external oscillator circuitry must be optimized by the customer and checked for negative resistance and amplitude as recommended and specified by crystal suppliers.

<sup>3)</sup> If the shaper unit is enabled and not bypassed.



Table 22 RTC\_XTAL Parameters

| Parameter                                                          | Symbol            |      | Values |      | Unit | Note /         |
|--------------------------------------------------------------------|-------------------|------|--------|------|------|----------------|
|                                                                    |                   | Min. | Тур.   | Max. |      | Test Condition |
| Input frequency                                                    | $f_{ m OSC}$ SR   | _    | 32.768 | _    | kHz  |                |
| Oscillator start-up time <sup>1)2)</sup>                           | t <sub>OSCS</sub> | _    | _      | 5    | s    |                |
| Input voltage at RTC_XTAL1                                         | $V_{IX}$ SR       | -0.3 | _      | 1.5  | V    |                |
| Input amplitude (peak-<br>to-peak) at<br>RTC_XTAL1 <sup>2)3)</sup> | $V_{PPX}SR$       | 0.2  | _      | 1.2  | V    |                |

t<sub>OSCS</sub> is defined from the moment the oscillator is enabled by the user with SCU\_ANAOSCLPCTRL.MODE until the oscillations reach an amplitude at RTC\_XTAL1 of 0.9 \* V<sub>PPX</sub>.

<sup>2)</sup> The external oscillator circuitry must be optimized by the customer and checked for negative resistance and amplitude as recommended and specified by crystal suppliers.

<sup>3)</sup> If the shaper unit is enabled and not bypassed.



## 3.2.7 Power Supply Current

The total power supply current defined below consists of a leakage and a switching component.

Application relevant values are typically lower than those given in the following tables, and depend on the customer's system operating conditions (e.g. thermal connection or used application configurations).

Note: These parameters are not subject to production test, but verified by design and/or characterization.

Table 23 Power Supply parameter table;  $V_{DDP} = 5V$ 

| Parameter                                                                                            | Symbol                |      | Value              | s    | Unit | Note /         |
|------------------------------------------------------------------------------------------------------|-----------------------|------|--------------------|------|------|----------------|
|                                                                                                      |                       | Min. | Typ. <sup>1)</sup> | Max. |      | Test Condition |
| Active mode current                                                                                  | $I_{DDPAE}CC$         | _    | 14.1               | 20   | mA   | 48 / 96        |
| Peripherals enabled                                                                                  |                       | _    | 9.8                | _    | mA   | 24 / 48        |
| $f_{\rm MCLK}/f_{\rm PCLK}$ in MHz <sup>2)</sup>                                                     |                       | _    | 7.8                | _    | mA   | 16 / 32        |
|                                                                                                      |                       | _    | 6.4                | _    | mA   | 8 / 16         |
|                                                                                                      |                       | _    | 4.4                | _    | mA   | 1/1            |
| Active mode current Peripherals disabled $f_{\rm MCLK}/f_{\rm PCLK}$ in MHz <sup>3)</sup>            | I <sub>DDPAD</sub> CC | _    | 6.2                |      | mA   | 48 / 96        |
|                                                                                                      |                       | _    | 4.6                | _    | mA   | 24 / 48        |
|                                                                                                      |                       | _    | 3.6                | _    | mA   | 16 / 32        |
|                                                                                                      |                       | _    | 3.1                | _    | mA   | 8 / 16         |
|                                                                                                      |                       | _    | 1.8                | _    | mA   | 1/1            |
| Active mode current Code execution from RAM Flash is powered down $f_{\rm MCLK}/f_{\rm PCLK}$ in MHz | I <sub>DDPAR</sub> CC | _    | 9.6                | _    | mA   | 48 / 96        |
| Sleep mode current                                                                                   | $I_{DDPSE}CC$         | _    | 11.0               | _    | mA   | 48 / 96        |
| Peripherals clock enabled                                                                            |                       | _    | 7.6                | _    | mA   | 24 / 48        |
| $f_{\rm MCLK}/f_{\rm PCLK}$ in MHz <sup>4)</sup>                                                     |                       | _    | 6.4                | _    | mA   | 16 / 32        |
|                                                                                                      |                       | _    | 5.3                | _    | mA   | 8 / 16         |
|                                                                                                      |                       | _    | 4.2                | _    | mA   | 1/1            |



Table 23 Power Supply parameter table;  $V_{DDP} = 5V$ 

| Parameter                                                                                                         | Symbol                | Values |                    |      | Unit       | Note /         |
|-------------------------------------------------------------------------------------------------------------------|-----------------------|--------|--------------------|------|------------|----------------|
|                                                                                                                   |                       | Min.   | Typ. <sup>1)</sup> | Max. |            | Test Condition |
| Sleep mode current Peripherals clock disabled Flash active $f_{\rm MCLK}/f_{\rm PCLK}$ in MHz <sup>5)</sup>       | I <sub>DDPSD</sub> CC | _      | 2.8                | _    | mA         | 48 / 96        |
|                                                                                                                   |                       | _      | 2.2                | _    | mA         | 24 / 48        |
|                                                                                                                   |                       | _      | 2.0                | _    | mA         | 16 / 32        |
|                                                                                                                   |                       | _      | 1.9                | _    | mA         | 8 / 16         |
|                                                                                                                   |                       | _      | 1.7                | _    | mA         | 1/1            |
| Sleep mode current Peripherals clock disabled Flash powered down $f_{\rm MCLK}/f_{\rm PCLK}$ in MHz <sup>6)</sup> | I <sub>DDPSR</sub> CC | _      | 2.2                | _    | mA         | 48 / 96        |
|                                                                                                                   |                       | _      | 1.7                | _    | mA         | 24 / 48        |
|                                                                                                                   |                       | _      | 1.4                | _    | mA         | 16 / 32        |
|                                                                                                                   |                       | _      | 1.2                | _    | mA         | 8 / 16         |
|                                                                                                                   |                       | _      | 1.1                | _    | mA         | 1/1            |
| Deep Sleep mode current <sup>7)</sup>                                                                             | I <sub>DDPDS</sub> CC | _      | 0.27               | -    | mA         |                |
| Wake-up time from Sleep to Active mode <sup>8)</sup>                                                              | t <sub>SSA</sub> CC   | _      | 6                  | _    | cycl<br>es |                |
| Wake-up time from Deep<br>Sleep to Active mode <sup>9)</sup>                                                      | $t_{DSA}CC$           | _      | 290                | _    | μsec       |                |

- 1) The typical values are measured at  $T_A$  = + 25 °C and  $V_{DDP}$  = 5 V.
- 2) CPU and all peripherals clock enabled, Flash is in active mode.
- 3) CPU enabled, all peripherals clock disabled, Flash is in active mode.
- 4) CPU in sleep, all peripherals clock enabled and Flash is in active mode.
- 5) CPU in sleep, Flash is in active mode.
- 6) CPU in sleep, Flash is powered down and code executed from RAM after wake-up.
- 7) CPU in sleep, peripherals clock disabled, Flash is powered down and code executed from RAM after wake-up.
- 8) CPU in sleep, Flash is in active mode during sleep mode.
- 9) CPU in sleep, Flash is in powered down mode during deep sleep mode.



Figure 17 shows typical graphs for active mode supply current for  $V_{DDP} = 5 \text{ V}$ ,  $V_{DDP} = 3.3 \text{ V}$ ,  $V_{DDP} = 1.8 \text{ V}$  across different clock frequencies.



Figure 17 Active mode, a) peripherals clocks enabled, b) peripherals clocks disabled: Supply current I<sub>DDPA</sub> over supply voltage V<sub>DDP</sub> for different clock frequencies



**Figure 18** shows typical graphs for sleep mode current for  $V_{DDP} = 5 \text{ V}$ ,  $V_{DDP} = 3.3 \text{ V}$ ,  $V_{DDP} = 1.8 \text{ V}$  across different clock frequencies.



Figure 18 Sleep mode, peripherals clocks disabled, Flash powered down: Supply current I<sub>DDPSD</sub> over supply voltage V<sub>DDP</sub> for different clock frequencies



**Table 24** provides the active current consumption of some modules operating at 5 V power supply at 25 °C. The typical values shown are used as a reference guide on the current consumption when these modules are enabled.

Table 24 Typical Active Current parameter table

| Active Current<br>Consumption | Symbol                | Limit<br>Values | Unit | Test Condition                                                    |  |  |
|-------------------------------|-----------------------|-----------------|------|-------------------------------------------------------------------|--|--|
|                               |                       | Тур.            |      |                                                                   |  |  |
| Baseload current              | $I_{CPUDDC}$          | 4.14            | mA   | Modules including Core, SCU, PORT, memories, ANATOP <sup>1)</sup> |  |  |
| VADC and SHS                  | $I_{ADCDDC}$          | 3.73            | mA   | Set CGATCLR0.VADC to 12)                                          |  |  |
| USICx                         | $I_{\rm USICODDC}$    | 1.35            | mA   | Set CGATCLR0.USIC0 to 13)                                         |  |  |
| CCU4x                         | $I_{\text{CCU40DDC}}$ | 0.99            | mA   | Set CGATCLR0.CCU40 to 1 <sup>4)</sup>                             |  |  |
| CCU8x                         | $I_{\text{CCU80DDC}}$ | 1.00            | mA   | Set CGATCLR0.CCU80 to 1 <sup>5)</sup>                             |  |  |
| POSIFx                        | $I_{\sf PIF0DDC}$     | 1.05            | mA   | Set CGATCLR0.POSIF0 to 16)                                        |  |  |
| LEDTSx                        | $I_{LTSxDDC}$         | 1.14            | mA   | Set CGATCLR0.LEDTSx to 17)                                        |  |  |
| BCCU0                         | $I_{\sf BCCU0DDC}$    | 0.29            | mA   | Set CGATCLR0.BCCU0 to 18)                                         |  |  |
| MATH                          | $I_{MATHDDC}$         | 0.50            | mA   | Set CGATCLR0.MATH to 19)                                          |  |  |
| WDT                           | $I_{WDTDDC}$          | 0.03            | mA   | Set CGATCLR0.WDT to 1 <sup>10)</sup>                              |  |  |
| RTC                           | $I_{RTCDDC}$          | 0.01            | mA   | Set CGATCLR0.RTC to 1 <sup>11)</sup>                              |  |  |
| MultiCAN                      | $I_{MCANDDC}$         | 1.38            | mA   | Set CGATCLR0.MCAN0 to 1 <sup>12)</sup>                            |  |  |

- Baseload current is measured with device running in user mode, MCLK=PCLK=48 MHz, with an endless loop
  in the flash memory. The clock to the modules stated in CGATSTAT0 are gated.
- 2) Active current is measured with: module enabled, MCLK=48 MHz, running in auto-scan conversion mode
- Active current is measured with: module enabled, each of the 2 USIC channels sending alternate messages at 57.6 kbaud every 200 ms
- 4) Active current is measured with: module enabled, MCLK=PCLK=48 MHz, 1 CCU4 slice for PWM switching at 20kHz with duty cycle varying at 10%-90%, 1 CCU4 slice in capture mode for reading period and duty cycle
- Active current is measured with: module enabled, MCLK=PCLK=48 MHz, 3 CCU8 slices with PWM frequency at 20kHz and a period match interrupt used to toggle duty cycle between 10% and 90%
- 6) Active current is measured with: module enabled, MCLK=48 MHz, PCLK=96 MHz, hall sensor mode
- Active current is measured with: module enabled, MCLK=48 MHz, 1 LED column, 6 LED/TS lines, Pad Scheme A with large pad hysteresis config, time slice duration = 1.048 ms
- Active current is measured with: module enabled, MCLK=48 MHz, PCLK=96MHz, FCLK=0.8 MHz, Normal mode (BCCU clock = FCLK/4), 4 BCCU Channels with packers enabled and 1 Dimming Engine, change color or dim every 1s
- Active current is measured with: module enabled, MCLK=48 MHz, PCLK=96 MHz, tangent calculation in while loop; CORDIC circular rotation, no keep, autostart; 32-by-32 bit signed DIV, autostart, DVS right shift by 11



# XMC1000 Family **Electrical Parameter**

- 10) Active current is measured with: module enabled, MCLK=48 MHz, time-out mode; WLB = 0, WUB = 0x00008000; WDT serviced every 1 s
- 11) Active current is measured with: module enabled, MCLK=48 MHz, Periodic interrupt enabled
- 12) Active current is measured with: module enabled, MCLK=48 MHz, running at 20 MHz baudrate generator, 1 node activated, 1 transmit and 1 receive object active.



## 3.2.8 Flash Memory Parameters

Note: These parameters are not subject to production test, but verified by design and/or characterization.

Table 25 Flash Memory Parameters

| Parameter                    | Symbol                  | Values |      |                   | Unit   | Note /                              |
|------------------------------|-------------------------|--------|------|-------------------|--------|-------------------------------------|
|                              |                         | Min.   | Тур. | Max.              | =      | Test Condition                      |
| Erase time per page / sector | t <sub>ERASE</sub> CC   | 6.8    | 7.1  | 7.6               | ms     |                                     |
| Program time per block       | t <sub>PSER</sub> CC    | 102    | 152  | 204               | μS     |                                     |
| Wake-Up time                 | t <sub>WU</sub> CC      | -      | 32.2 | -                 | μS     |                                     |
| Read time per word           | t <sub>a</sub> CC       | -      | 50   | -                 | ns     |                                     |
| Data Retention Time          | t <sub>RET</sub> CC     | 10     | -    | _                 | years  | Max. 100 erase / program cycles     |
| Flash Wait States 1)         | N <sub>WSFLASH</sub> CC | 0      | 0    | 0                 |        | $f_{\rm MCLK} = 8 \ \rm MHz$        |
|                              |                         | 0      | 1    | 1                 |        | $f_{\rm MCLK} = 16  \rm MHz$        |
|                              |                         | 1      | 2    | 2                 |        | $f_{\rm MCLK} = 32 \ {\rm MHz}$     |
|                              |                         | 2      | 2    | 3                 |        | $f_{\rm MCLK} = 48 \ {\rm MHz}$     |
| Erase Cycles                 | N <sub>ECYC</sub> CC    | _      | -    | 5*10 <sup>4</sup> | cycles | Sum of page and sector erase cycles |
| Total Erase Cycles           | N <sub>TECYC</sub> CC   | -      | _    | 2*10 <sup>6</sup> | cycles |                                     |

<sup>1)</sup> Flash wait states are automatically inserted by the Flash module during memory read when needed. Typical values are calculated from the execution of the Dhrystone benchmark program.





Figure 19 Logical Structure of the Flash



### 3.3 AC Parameters

## 3.3.1 Testing Waveforms



Figure 20 Rise/Fall Time Parameters



Figure 21 Testing Waveform, Output Delay



Figure 22 Testing Waveform, Output High Impedance



## 3.3.2 Power-Up and Supply Threshold Characteristics

Table 26 provides the characteristics of the supply threshold in XMC1400.

The guard band between the lowest valid operating voltage and the brownout reset threshold provides a margin for noise immunity and hysteresis. The electrical parameters may be violated while  $V_{\rm DDP}$  is outside its operating range.

The brownout detection triggers a reset within the defined range. The prewarning detection can be used to trigger an early warning and issue corrective and/or fail-safe actions in case of a critical supply voltage drop.

Note: These parameters are not subject to production test, but verified by design and/or characterization.

Table 26 Power-Up and Supply Threshold Parameters (Operating Conditions apply)

| Parameter                       | Symbol                         | V                                      | /alues |                 | Unit |                                                                             |
|---------------------------------|--------------------------------|----------------------------------------|--------|-----------------|------|-----------------------------------------------------------------------------|
|                                 |                                | Min.                                   | Тур.   | Max.            |      | Test Condition                                                              |
| $V_{\mathrm{DDP}}$ ramp-up time | $t_{RAMPUP}SR$                 | $\frac{V_{\rm DDP}}{S_{\rm VDDPrise}}$ | _      | 10 <sup>7</sup> | μS   |                                                                             |
| $V_{\mathrm{DDP}}$ slew rate    | $S_{\mathrm{VDDPOP}}$ SR       | 0                                      | _      | 0.1             | V/µs | Slope during normal operation                                               |
|                                 | $S_{ m VDDP10}$ SR             | 0                                      | _      | 10              | V/μs | Slope during fast transient within +/- $10\%$ of $V_{\rm DDP}$              |
|                                 | $S_{ m VDDPrise}$ SR           | 0                                      | _      | 10              | V/μs | Slope during<br>power-on or<br>restart after<br>brownout event              |
|                                 | $S_{\text{VDDPfall}}^{-1)} SR$ | 0                                      | _      | 0.25            | V/μs | Slope during<br>supply falling out<br>of the +/-10%<br>limits <sup>2)</sup> |
| $V_{ m DDP}$ prewarning voltage | $V_{DDPPW}$ CC                 | 2.1                                    | 2.25   | 2.4             | V    | ANAVDEL.VDEL_<br>SELECT = 00 <sub>B</sub>                                   |
|                                 |                                | 2.85                                   | 3      | 3.15            | V    | ANAVDEL.VDEL_<br>SELECT = 01 <sub>B</sub>                                   |
|                                 |                                | 4.2                                    | 4.4    | 4.6             | V    | ANAVDEL.VDEL_<br>SELECT = 10 <sub>B</sub>                                   |

Subject to Agreement on the Use of Product Information



Table 26 Power-Up and Supply Threshold Parameters (Operating Conditions apply) (cont'd)

| Parameter                                                          | Symbol              |      | Values |      | Unit | Note /<br>Test Condition                                                                         |
|--------------------------------------------------------------------|---------------------|------|--------|------|------|--------------------------------------------------------------------------------------------------|
|                                                                    |                     | Min. | Тур.   | Max. |      |                                                                                                  |
| $\overline{V_{\mathrm{DDP}}}$ brownout reset voltage               | $V_{ m DDPBO}$ CC   | 1.55 | 1.62   | 1.75 | V    | calibrated, before user code starts running                                                      |
| $\overline{V_{\mathrm{DDP}}}$ voltage to ensure defined pad states | $V_{DDPPA}$ CC      | -    | 1.0    | _    | V    |                                                                                                  |
| Start-up time from power-on reset                                  | t <sub>SSW</sub> SR | -    | 260    | _    | μЅ   | Time to the first user code instruction <sup>3)</sup>                                            |
| BMI program time                                                   | t <sub>BMI</sub> SR | _    | 8.25   | _    | ms   | Time taken from a<br>user-triggered<br>system reset after<br>BMI installation is<br>is requested |

A capacitor of at least 100 nF has to be added between V<sub>DDP</sub> and V<sub>SSP</sub> to fulfill the requirement as stated for this parameter.

<sup>3)</sup> This values does not include the ramp-up time. During startup firmware execution, MCLK is running at 48 MHz and the clocks to peripheral as specified in register CGATSTAT0 are gated.



Figure 23 Supply Threshold Parameters

<sup>2)</sup> Valid for a 100 nF buffer capacitor connected to supply pin where current from capacitor is forwarded only to the chip. A larger capacitor value has to be chosen if the power source sink a current.



### 3.3.3 On-Chip Oscillator Characteristics

Table 27 provides the characteristics of the 96 MHz digital controlled oscillator DCO1.

Note: These parameters are not subject to production test, but verified by design and/or characterization.

Table 27 96 MHz DCO1 Characteristics (Operating Conditions apply)

|                                                     |                  |     |      |        | ٠.   | •    | 11 7/                                                                           |
|-----------------------------------------------------|------------------|-----|------|--------|------|------|---------------------------------------------------------------------------------|
| Parameter                                           | Syml             | bol | Lin  | nit Va | lues | Unit | Test Conditions                                                                 |
|                                                     |                  |     | Min. | Typ    | Max. |      |                                                                                 |
| Nominal frequency                                   | $f_{NOM}$        | СС  |      | 96     |      | MHz  | under nominal<br>conditions <sup>1)</sup> after trimming                        |
| Accuracy with adjustment based on XTAL as reference | $\Delta f_{LTX}$ | CC  | -0.3 | _      | 0.3  | %    | with respect to $f_{\rm NOM}({\rm typ})$ , over temperature (-40 °C to 105 °C)  |
| Accuracy                                            | $\Delta f_{LT}$  | СС  | -1.7 | _      | 3.4  | %    | with respect to $f_{\text{NOM}}(\text{typ})$ , over temperature (0 °C to 85 °C) |
|                                                     |                  |     | -3.9 | _      | 4.0  | %    | with respect to $f_{\rm NOM}({\rm typ})$ , over temperature (-40 °C to 105 °C)  |

<sup>1)</sup> The deviation is relative to the factory trimmed frequency at nominal  $V_{\rm DDC}$  and  $T_{\rm A}$  = + 25 °C.

Table 28 provides the characteristics of the 32 kHz digital controlled oscillator DCO2.

Table 28 32 kHz DCO2 Characteristics (Operating Conditions apply)

|                   |                    |      | •            | •   | •   | 11 77                                                                              |  |
|-------------------|--------------------|------|--------------|-----|-----|------------------------------------------------------------------------------------|--|
| Parameter         | Symbol             | Lir  | Limit Values |     |     | Test Conditions                                                                    |  |
|                   | Min. Typ. Max.     |      |              |     |     |                                                                                    |  |
| Nominal frequency | $f_{NOM}$ CC       | _    | 32.75        | _   | kHz | under nominal conditions <sup>1)</sup> after trimming                              |  |
| Accuracy          | $\Delta f_{LT}$ CC | -1.7 | _            | 3.4 | %   | with respect to $f_{\rm NOM}({\rm typ})$ , over temperature (0 °C to 85 °C)        |  |
|                   |                    | -3.9 | _            | 4.0 | %   | with respect to $f_{NOM}(typ)$ , over temperature (-40 °C to 105 °C) <sup>1)</sup> |  |

<sup>1)</sup> The deviation is relative to the factory trimmed frequency at nominal  $V_{\rm DDC}$  and  $T_{\rm A}$  = + 25 °C.



## 3.3.4 Serial Wire Debug Port (SW-DP) Timing

The following parameters are applicable for communication through the SW-DP interface.

Note: These parameters are not subject to production test, but verified by design and/or characterization.

 Table 29
 SWD Interface Timing Parameters (Operating Conditions apply)

| Parameter                                      | Symbol Values     |      |      | Unit   | Note / |                        |
|------------------------------------------------|-------------------|------|------|--------|--------|------------------------|
|                                                |                   | Min. | Тур. | Max.   |        | Test Condition         |
| SWDCLK high time                               | t <sub>1</sub> SR | 50   | -    | 500000 | ns     | _                      |
| SWDCLK low time                                | t <sub>2</sub> SR | 50   | -    | 500000 | ns     | _                      |
| SWDIO input setup to SWDCLK rising edge        | t <sub>3</sub> SR | 10   | _    | _      | ns     | -                      |
| SWDIO input hold after SWDCLK rising edge      | t <sub>4</sub> SR | 10   | _    | _      | ns     | -                      |
| SWDIO output valid time                        | t <sub>5</sub> CC | _    | -    | 68     | ns     | C <sub>L</sub> = 50 pF |
| after SWDCLK rising edge                       |                   | _    | -    | 62     | ns     | C <sub>L</sub> = 30 pF |
| SWDIO output hold time from SWDCLK rising edge | t <sub>6</sub> CC | 4    | _    | _      | ns     |                        |



Figure 24 SWD Timing



### 3.3.5 SPD Timing Requirements

The optimum SPD decision time between  $0_B$  and  $1_B$  is 0.75  $\mu$ s. With this value the system has maximum robustness against frequency deviations of the sampling clock on tool and on device side. However it is not always possible to exactly match this value with the given constraints for the sample clock. For instance for a oversampling rate of 4, the sample clock will be 8 MHz and in this case the closest possible effective decision time is 5.5 clock cycles (0.69  $\mu$ s).

Table 30 Optimum Number of Sample Clocks for SPD

| Sample<br>Freq. | Sampling<br>Factor |        | Sample<br>Clocks 1 <sub>B</sub> | Effective<br>Decision<br>Time <sup>1)</sup> | Remark                                                                             |
|-----------------|--------------------|--------|---------------------------------|---------------------------------------------|------------------------------------------------------------------------------------|
| 8 MHz           | 4                  | 1 to 5 | 6 to 12                         | 0.69 µs                                     | The other closest option (0.81 µs) for the effective decision time is less robust. |

<sup>1)</sup> Nominal sample frequency period multiplied with 0.5 + (max. number of 0<sub>R</sub> sample clocks)

For a balanced distribution of the timing robustness of SPD between tool and device, the timing requirements for the tool are:

- Frequency deviation of the sample clock is +/- 5%
- Effective decision time is between 0.69  $\mu s$  and 0.75  $\mu s$  (calculated with nominal sample frequency)



## 3.3.6 Peripheral Timings

Note: These parameters are not subject to production test, but verified by design and/or characterization.

## 3.3.6.1 Synchronous Serial Interface (USIC SSC) Timing

The following parameters are applicable for a USIC channel operated in SSC mode.

Note: Operating Conditions apply.

Table 31 USIC SSC Master Mode Timing

| •                                                                 |                   |                          |      |      |      |                |  |  |  |
|-------------------------------------------------------------------|-------------------|--------------------------|------|------|------|----------------|--|--|--|
| Parameter                                                         | Symbol            | Symbol Values            |      |      | Unit | Note /         |  |  |  |
|                                                                   |                   | Min.                     | Тур. | Max. |      | Test Condition |  |  |  |
| SCLKOUT master clock period                                       | $t_{CLK}CC$       | 4/MCLK                   | _    | _    | ns   |                |  |  |  |
| Slave select output SELO active to first SCLKOUT transmit edge    | t <sub>1</sub> CC | t <sub>CLK</sub> /2 - 28 | _    | _    | ns   |                |  |  |  |
| Slave select output SELO inactive after last SCLKOUT receive edge | t <sub>2</sub> CC | 0                        | _    | _    | ns   |                |  |  |  |
| Data output DOUT[3:0] valid time                                  | t <sub>3</sub> CC | -28                      | _    | 28   | ns   |                |  |  |  |
| Receive data input DX0/DX[5:3] setup time to SCLKOUT receive edge | t <sub>4</sub> SR | 75                       | _    | _    | ns   |                |  |  |  |
| Data input DX0/DX[5:3]<br>hold time from SCLKOUT<br>receive edge  | t <sub>5</sub> SR | 0                        | _    | _    | ns   |                |  |  |  |

Table 32 USIC SSC Slave Mode Timing

| Parameter                                                                   | Symbol             | Va     | lues |      | Unit | Note /        |
|-----------------------------------------------------------------------------|--------------------|--------|------|------|------|---------------|
|                                                                             |                    | Min.   | Тур. | Max. |      | Test Conditio |
| DX1 slave clock period                                                      | $t_{\rm CLK}$ SR   | 4/MCLK | _    | _    | ns   |               |
| Select input DX2 setup to first clock input DX1 transmit edge <sup>1)</sup> | t <sub>10</sub> SR | 16     | _    | _    | ns   |               |



Table 32 USIC SSC Slave Mode Timing

| Parameter                                                                           | Symbol                | Va   | alues |      | Unit | Note /        |
|-------------------------------------------------------------------------------------|-----------------------|------|-------|------|------|---------------|
|                                                                                     |                       | Min. | Тур.  | Max. | -    | Test Conditio |
| Select input DX2 hold after last clock input DX1 receive edge <sup>1)</sup>         | t <sub>11</sub><br>SR | 17   | _     | _    | ns   |               |
| Receive data input DX0/DX[5:3] setup time to shift clock receive edge <sup>1)</sup> | t <sub>12</sub><br>SR | 21   | _     | _    | ns   |               |
| Data input DX0/DX[5:3] hold time from clock input DX1 receive edge <sup>1)</sup>    | t <sub>13</sub><br>SR | 15   | _     | _    | ns   |               |
| Data output DOUT[3:0] valid time                                                    | t <sub>14</sub> CC    | -    | -     | 71   | ns   |               |

<sup>1)</sup> These input timings are valid for asynchronous input signal handling of slave select input, shift clock input, and receive data input (bits DXnCR.DSEN = 0).





Figure 25 USIC - SSC Master/Slave Mode Timing

Note: This timing diagram shows a standard configuration, for which the slave select signal is low-active, and the serial clock signal is not shifted and not inverted.



## 3.3.6.2 Inter-IC (IIC) Interface Timing

The following parameters are applicable for a USIC channel operated in IIC mode.

Note: Operating Conditions apply.

Table 33 USIC IIC Standard Mode Timing<sup>1)</sup>

| Parameter                                        | Symbol                   |      | Value | S    | Unit | Note /         |
|--------------------------------------------------|--------------------------|------|-------|------|------|----------------|
|                                                  |                          | Min. | Тур.  | Max. |      | Test Condition |
| Fall time of both SDA and SCL                    | t <sub>1</sub><br>CC/SR  | -    | -     | 300  | ns   |                |
| Rise time of both SDA and SCL                    | t <sub>2</sub><br>CC/SR  | -    | -     | 1000 | ns   |                |
| Data hold time                                   | t <sub>3</sub><br>CC/SR  | 0    | -     | -    | μs   |                |
| Data set-up time                                 | t <sub>4</sub><br>CC/SR  | 250  | -     | -    | ns   |                |
| LOW period of SCL clock                          | t <sub>5</sub><br>CC/SR  | 4.7  | -     | -    | μs   |                |
| HIGH period of SCL clock                         | t <sub>6</sub><br>CC/SR  | 4.0  | -     | -    | μs   |                |
| Hold time for (repeated)<br>START condition      | t <sub>7</sub><br>CC/SR  | 4.0  | -     | -    | μs   |                |
| Set-up time for repeated START condition         | t <sub>8</sub><br>CC/SR  | 4.7  | -     | -    | μs   |                |
| Set-up time for STOP condition                   | t <sub>9</sub><br>CC/SR  | 4.0  | -     | -    | μs   |                |
| Bus free time between a STOP and START condition | t <sub>10</sub><br>CC/SR | 4.7  | -     | -    | μs   |                |
| Capacitive load for each bus line                | $C_{b}SR$                | -    | -     | 400  | pF   |                |

Due to the wired-AND configuration of an IIC bus system, the port drivers of the SCL and SDA signal lines need to operate in open-drain mode. The high level on these lines must be held by an external pull-up device, approximately 10 kOhm for operation at 100 kbit/s, approximately 2 kOhm for operation at 400 kbit/s.



Table 34 USIC IIC Fast Mode Timing<sup>1)</sup>

| Parameter                                        | Symbol                   |                            | Values | 5    | Unit | Note /<br>Test Condition |
|--------------------------------------------------|--------------------------|----------------------------|--------|------|------|--------------------------|
|                                                  |                          | Min.                       | Тур.   | Max. |      |                          |
| Fall time of both SDA and SCL                    | t <sub>1</sub><br>CC/SR  | 20 +<br>0.1*C <sub>b</sub> | -      | 300  | ns   |                          |
| Rise time of both SDA and SCL                    | t <sub>2</sub><br>CC/SR  | 20 +<br>0.1*C <sub>b</sub> | -      | 300  | ns   |                          |
| Data hold time                                   | t <sub>3</sub><br>CC/SR  | 0                          | -      | -    | μs   |                          |
| Data set-up time                                 | t <sub>4</sub><br>CC/SR  | 100                        | -      | -    | ns   |                          |
| LOW period of SCL clock                          | t <sub>5</sub><br>CC/SR  | 1.3                        | -      | -    | μs   |                          |
| HIGH period of SCL clock                         | t <sub>6</sub><br>CC/SR  | 0.6                        | -      | -    | μs   |                          |
| Hold time for (repeated)<br>START condition      | t <sub>7</sub><br>CC/SR  | 0.6                        | -      | -    | μs   |                          |
| Set-up time for repeated START condition         | t <sub>8</sub><br>CC/SR  | 0.6                        | -      | -    | μs   |                          |
| Set-up time for STOP condition                   | t <sub>9</sub><br>CC/SR  | 0.6                        | -      | -    | μs   |                          |
| Bus free time between a STOP and START condition | t <sub>10</sub><br>CC/SR | 1.3                        | -      | -    | μs   |                          |
| Capacitive load for each bus line                | $C_{\rm b}$ SR           | -                          | -      | 400  | pF   |                          |

<sup>1)</sup> Due to the wired-AND configuration of an IIC bus system, the port drivers of the SCL and SDA signal lines need to operate in open-drain mode. The high level on these lines must be held by an external pull-up device, approximately 10 kOhm for operation at 100 kbit/s, approximately 2 kOhm for operation at 400 kbit/s.

<sup>2)</sup> C<sub>b</sub> refers to the total capacitance of one bus line in pF.





Figure 26 USIC IIC Timing

## 3.3.6.3 Inter-IC Sound (IIS) Interface Timing

The following parameters are applicable for a USIC channel operated in IIS mode.

Note: Operating Conditions apply.

Table 35 USIC IIS Master Transmitter Timing

| Parameter       | Symbol            |              | Values | i          | Unit | Note /<br>Test Condition |
|-----------------|-------------------|--------------|--------|------------|------|--------------------------|
|                 |                   | Min.         | Тур.   | Max.       |      |                          |
| Clock period    | t <sub>1</sub> CC | $4/f_{MCLK}$ | -      | -          | ns   |                          |
| Clock HIGH      | t <sub>2</sub> CC | 0.35 x       | -      | -          | ns   |                          |
|                 |                   | $t_{1min}$   |        |            |      |                          |
| Clock Low       | t <sub>3</sub> CC | 0.35 x       | -      | -          | ns   |                          |
|                 |                   | $t_{1min}$   |        |            |      |                          |
| Hold time       | t <sub>4</sub> CC | 0            | -      | -          | ns   |                          |
| Clock rise time | t <sub>5</sub> CC | -            | -      | 0.15 x     | ns   |                          |
|                 |                   |              |        | $t_{1min}$ |      |                          |





Figure 27 USIC IIS Master Transmitter Timing

Table 36 USIC IIS Slave Receiver Timing

| Parameter    | Symbol             | Values                      |      |      | Unit | Note /         |
|--------------|--------------------|-----------------------------|------|------|------|----------------|
|              |                    | Min.                        | Тур. | Max. |      | Test Condition |
| Clock period | t <sub>6</sub> SR  | $4/f_{MCLK}$                | -    | -    | ns   |                |
| Clock HIGH   | t <sub>7</sub> SR  | 0.35 x<br>t <sub>6min</sub> | -    | -    | ns   |                |
| Clock Low    | t <sub>8</sub> SR  | 0.35 x<br>t <sub>6min</sub> | -    | -    | ns   |                |
| Set-up time  | t <sub>9</sub> SR  | 0.3 x t <sub>6min</sub>     | -    | -    | ns   |                |
| Hold time    | t <sub>10</sub> SR | 15                          | -    | -    | ns   |                |



Figure 28 USIC IIS Slave Receiver Timing



## 4 Package and Reliability

The XMC1400 is a member of the XMC1000 Family of microcontrollers. It is also compatible to a certain extent with members of similar families or subfamilies.

Each package is optimized for the device it houses. Therefore, there may be slight differences between packages of the same pin-count but for different device types. In particular, the size of the exposed die pad may vary.

If different device types are considered or planned for an application, it must be ensured that the board layout fits all packages under consideration.

### 4.1 Package Parameters

Table 37 provides the thermal characteristics of the packages used in XMC1400.

Table 37 Thermal Characteristics of the Packages

| Parameter                     | Symbol              | Limit Values |           | Unit | Package Types               |  |
|-------------------------------|---------------------|--------------|-----------|------|-----------------------------|--|
|                               |                     | Min.         | Max.      |      |                             |  |
| Exposed Die Pad<br>Dimensions | Ex × Ey<br>CC       | -            | 3.7 × 3.7 | mm   | PG-VQFN-40-17               |  |
|                               |                     | -            | 4.2 × 4.2 | mm   | PG-VQFN-48-73               |  |
|                               |                     | -            | 4.6 × 4.6 | mm   | PG-VQFN-64-6                |  |
| Thermal resistance            | R <sub>OJA</sub> CC | -            | 86.0      | K/W  | PG-TSSOP-38-9 <sup>1)</sup> |  |
| Junction-Ambient              |                     | -            | 45.3      | K/W  | PG-VQFN-40-17 <sup>1)</sup> |  |
|                               |                     | -            | 44.9      | K/W  | PG-VQFN-48-73 <sup>1)</sup> |  |
|                               |                     | -            | 66.7      | K/W  | PG-LQFP-64-26 <sup>1)</sup> |  |
|                               |                     | -            | 44.7      | K/W  | PG-VQFN-64-6 <sup>1)</sup>  |  |

<sup>1)</sup> Device mounted on a 4-layer JEDEC board (JESD 51-5); exposed pad soldered.

Note: For electrical reasons, it is required to connect the exposed pad to the board ground  $V_{SSP}$ , independent of EMC and thermal requirements.

#### 4.1.1 Thermal Considerations

When operating the XMC1400 in a system, the total heat generated in the chip must be dissipated to the ambient environment to prevent overheating and the resulting thermal damage.

The maximum heat that can be dissipated depends on the package and its integration into the target board. The "Thermal resistance  $R_{\rm \Theta JA}$ " quantifies these parameters. The power dissipation must be limited so that the average junction temperature does not exceed 115 °C.



The difference between junction temperature and ambient temperature is determined by  $\Delta T = (P_{\text{INT}} + P_{\text{IOSTAT}} + P_{\text{IODYN}}) \times R_{\Theta,\text{IA}}$ 

The internal power consumption is defined as

 $P_{\mathsf{INT}} = V_{\mathsf{DDP}} \times I_{\mathsf{DDP}}$  (switching current and leakage current).

The static external power consumption caused by the output drivers is defined as

$$P_{\text{IOSTAT}} = \Sigma((V_{\text{DDP}} - V_{\text{OH}}) \times I_{\text{OH}}) + \Sigma(V_{\text{OL}} \times I_{\text{OL}})$$

The dynamic external power consumption caused by the output drivers  $(P_{\mathsf{IODYN}})$  depends on the capacitive load connected to the respective pins and their switching frequencies.

If the total power dissipation for a given system configuration exceeds the defined limit, countermeasures must be taken to ensure proper system operation:

- Reduce  $V_{\text{DDP}}$ , if possible in the system
- · Reduce the system frequency
- Reduce the number of output pins
- · Reduce the load on active output drivers



## 4.2 Package Outlines



Figure 29 PG-TSSOP-38-9





Figure 30 PG-VQFN-40-17



Figure 31 PG-VQFN-48-73





Figure 32 PG-LQFP-64-26



### **Quality Declaration**



Figure 33 PG-VQFN-64-6

All dimensions in mm.

# 5 Quality Declaration

Table 38 shows the characteristics of the quality parameters in the XMC1400.

Table 38 Quality Parameters

| Parameter                                                             | Symbol       | Limit Va | alues | Unit | Notes                                       |  |
|-----------------------------------------------------------------------|--------------|----------|-------|------|---------------------------------------------|--|
|                                                                       |              | Min.     | Max.  |      |                                             |  |
| ESD susceptibility according to Human Body Model (HBM)                | $V_{HBM}$ SR | -        | 2000  | V    | Conforming to<br>EIA/JESD22-<br>A114-B      |  |
| ESD susceptibility<br>according to Charged<br>Device Model (CDM) pins | $V_{CDM}$ SR | -        | 500   | V    | Conforming to<br>JESD22-C101-C              |  |
| Moisture sensitivity level                                            | MSL<br>CC    | -        | 3     | -    | JEDEC<br>J-STD-020D                         |  |
| Soldering temperature                                                 | $T_{SDR}$ SR | -        | 260   | °C   | Profile according<br>to JEDEC<br>J-STD-020D |  |

www.infineon.com

Published by Infineon Technologies AG