# LONTIUM SEMICONDUCTOR CORPORATION

ClearEdge<sup>TM</sup> Technology

HDMI to TTL/LVDS Converter

Datash



#### 1. Features

#### HDMI/Dual-mode DP Input Interface

- Compliance with DVI V1.0 and HDMI V1.4
- Support up to 1.65Gbps for DVI
- Support up to 3.4Gbps for HDMI
- Support resolution up to 4Kx2K@30Hz for HDMI
- Support 8/10/12 bit per component (bpc)
- Support CEC
- Support HDCP decryption
- Support On-chip EDID
- Receiver side equalization up to 25 dB

#### LVDS Output Interface

- Compatible with VESA and JEIDA standard
- 1~2 configurable port
- Support port swapping
- Support maximum data rate 1.5Gb/s/lane
- Resolution up to 4Kx2K@30Hz
- Supports 6-bit, 8-bit output

#### • TTL Output Interface

- Support up to 24-bit RGB or BT656/BT1120 output
- Support both SDR and DDR output
- Support up to 148.5MHz DDR or 300MHz SDR clock output
- Support both 1.8V and 3.3V output voltage level

#### Video and Audio Processing

Programmable color space conversion

- Advanced dithering logic for 6-bit color depth output
- Optional SPDIF output and 8-channel I2S output

#### Miscellaneous

- Support 100KHz and 400KHz I2C slave
- External 25MHz Crystal Reference Clock
- Temperature Range: -40°C to +85°C
- Packaged in QFN76 9mm x 9mm

# 2. General Description

The Lontium's LT8619C is a high performance HDMI/Dual-mode DP receiver chip based on ClearEdge™ Technology, compliant with the HDMI 1.4 specification. The TTL output can support RGB, BT656, BT1120 and the output resolution can support up to 4Kx2K@30Hz resolution.

For easy implement of a multi-media system, LT8619C supports 8-channel high quality I2S audio or SPDIF audio output.

## 3. Applications

- Car Entertainment
- TV
- Monitor
- Pico Projector
- Smart Projector
- Etc.



Figure 3.1 Application Diagram



# 4. Ordering Information

**Table 4.1 Ordering Information** 

| Part Number | Operating<br>Temperature Range | Package     | Packing Method |  |
|-------------|--------------------------------|-------------|----------------|--|
| LT8619C     | -40° C to +85° C               | QFN76 (9*9) | Tray           |  |

Lonium Confidential for the Julia I Market Hall Land Confidential for the Julia I was a second confidential for th



# **Table of Contents**

| 2. General Description           |          |                   |
|----------------------------------|----------|-------------------|
| 2 Applications                   |          |                   |
| 5. Applications                  |          |                   |
| 4. Ordering Information          |          |                   |
| 5. Revision History              |          | ٠                 |
| 6. Pinning Information           |          | 13                |
| 6.2 Pin Description              |          | <b>&gt;</b> *···· |
| 7 Functional Block Description   | . 🗸      |                   |
| 7.1 TTI Output                   |          | •••••             |
| 7.1 TE Output                    | <u> </u> | 1                 |
| B. DC Flectrical Characteristics |          | 1                 |
| 8.1 Absolute Maximum Conditions  |          | 1                 |
| 8.2 Normal Operating Conditions  |          | 1                 |
| 8.3 TTL Output Specifications    |          | 1                 |
| 8.4 LVDS Output Specifications   | XX `     | 1                 |
| . Packaging                      | SEX V    | 1                 |
|                                  |          |                   |
| 7.1 TTL Output                   |          |                   |



# 5. Revision History

| Version     | Owner     | Content                                         | Date       |
|-------------|-----------|-------------------------------------------------|------------|
| Preliminary | YS        | Initial Release                                 | 08/02/2016 |
| R1.1        | N W       | Update package information                      | 08/08/2016 |
| R1.2        | DS R      | Modify TTL output pin mapping and block diagram | 08/08/2016 |
| R1.3        | Bruce Y   | Update power consumption data.                  | 03/10/2017 |
| R1.4        |           | Modify the format of the document               | 04/27/2017 |
| ortium      | Confident | Modify the format of the document               |            |



# 6. Pinning Information

# **6.1 Pin Configuration**



Figure 6.1.1 QFN76 Pin Assignment (Top View)

# Lontium Semiconductor

# **6.2 Pin Description**

(I/O description: A=Analog, I=Input, O=Output, P=Power, G=Ground)

Table 6.2.1 Pin Description

| PIN       | NAME                 | AME I/O FUNCTION |                                                                                                                                                                    | NOTES       |
|-----------|----------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 1         | VCCA18               | AP               | 1.8V power supply pin for HDMI Receiver                                                                                                                            | 1.8V        |
| 2         | RXC-                 | Al               | HDMI Receiver clock negative analog input                                                                                                                          |             |
| 3         | RXC+                 | Al               | HDMI Receiver clock positive analog input                                                                                                                          | 2           |
| 4         | VTERM                | AIO              | RX input termination bias, connect to 3.3V power supply                                                                                                            | Our,        |
| 5         | RX0-                 | ΑI               | HDMI Receiver channel 0 negative analog input                                                                                                                      | 0.          |
| 6         | RX0+                 | Al               | HDMI Receiver channel 0 positive analog input                                                                                                                      | S)          |
| 7         | VCCA33               | AP               | 3.3V power supply pin for HDMI Receiver                                                                                                                            | 3.3V        |
| 8         | RX1-                 | Al               | HDMI Receiver channel 1 negative analog input                                                                                                                      |             |
| 9         | RX1+                 | Al               | HDMI Receiver channel 1 positive analog input                                                                                                                      |             |
| 10        | VTERM                | AIO              | RX input termination bias, connect to 3.37 power supply                                                                                                            |             |
| 11        | RX2-                 | Al               | HDMI Receiver channel 2 negative analog input                                                                                                                      |             |
| 12        | RX2+                 | Al               | HDMI Receiver channel 2 positive analog input                                                                                                                      |             |
| 13        | VCCA18               | AP               | 1.8V power supply pin for HDMI Receiver                                                                                                                            | 1.8V        |
| 14,<br>72 | NC                   |                  | No connection. It may be connected to 1.8V power supply.                                                                                                           |             |
| 15        | CEC                  | Ю                | HDMI CEC pin                                                                                                                                                       |             |
| 16        | REXT                 | AIO              | External resistor used for accurate current reference, connect 2K 1% resistor to ground. If use internal resistor, this pin may be connected to 1.8V power supply. |             |
| 17        | ESDA                 | Ю                | Master I2C data channel for EEPROM                                                                                                                                 | 5V-tolerant |
| 18        | ESCL                 | 10               | Master I2C clock channel for EEPROM                                                                                                                                | 5V-tolerant |
| 19        | IIS_SD0/SPDIF        | 0                | 12S data0 output/SPDIF audio output                                                                                                                                |             |
| 20        | VCC33                | R                | Power supply pin for IO                                                                                                                                            | 3.3V        |
| 21        | IIS_WS               | 0                | I2S word select output                                                                                                                                             |             |
| 22        | IIS_SCLK             | 0                | I2S serial clock output                                                                                                                                            |             |
| 23        | IIS_MCLK             | 0                | I2S audio master clock output                                                                                                                                      |             |
| 24        | RESET_N              | ı                | Global reset, active low                                                                                                                                           |             |
| 25        | VDD18                | Р                | Power supply pin for digital                                                                                                                                       | 1.8V        |
| 26        | TD3+                 | AO               | LVDS output                                                                                                                                                        |             |
| 27 C      | TD3-                 | AO               | LVDS output                                                                                                                                                        |             |
| 28        | D23_TDC+             | AO               | RGB data23 output(default B7)/LVDS output                                                                                                                          |             |
| 29        | D22_TDC-             | AO               | RGB data22 output(default B6)/LVDS output                                                                                                                          |             |
| 30        | D21_TD2+             | AO               | RGB data21 output(default B5)/LVDS output                                                                                                                          |             |
| 31        | D20_TD2-             | AO               | RGB data20 output(default B4)/LVDS output                                                                                                                          |             |
|           | D10 TD1.             | AO               | RGB data19 output(default B3)/LVDS output                                                                                                                          |             |
| 32        | D19_TD1+             |                  |                                                                                                                                                                    |             |
| 32<br>33  | D19_TD1+<br>D18_TD1- | AO               | RGB data18 output(default B2)/LVDS output                                                                                                                          |             |
|           |                      |                  | RGB data18 output(default B2)/LVDS output RGB data17 output(default B1)/LVDS output                                                                                |             |



# Lontium Semiconductor

| PIN  | NAME           | I/O  | FUNCTION                                                           | NOTES        |
|------|----------------|------|--------------------------------------------------------------------|--------------|
| FIIN | IVAIVIE        | 1/0  | 3.3V Power supply pins for RGB/LVDS output                         | NOTES        |
| 36   | VCC33_TTL      |      | 3.3V for LVDS output                                               | 3.3V or 1.8V |
|      |                |      | 1.8V or 3.3V for TTL output                                        |              |
| 37   | D15_TC3+       | AO   | RGB data15 output(default G7)/LVDS output                          |              |
| 38   | D14_TC3-       | AO   | RGB data14 output(default G6)/LVDS output                          |              |
| 39   | D13_TCC+       | AO   | RGB data13 output(default G5)/LVDS output                          |              |
| 40   | D12_TCC-       | AO   | RGB data12 output(default G4)/LVDS output                          |              |
| 41   | D11_TC2+       | AO   | RGB data11 output(default G3)/LVDS output                          | 14           |
| 42   | D10_TC2-       | AO   | RGB data10 output(default G2)/LVDS output                          |              |
| 43   | D9_TC1+        | AO   | RGB data9 output(default G1)/LVDS output                           | O'           |
| 44   | D8_TC1-        | AO   | RGB data8 output(default G0)/LVDS output                           | , Q          |
| 45   | D7_TC0+        | AO   | RGB data7 output(default R7)/LVDS output                           | 2            |
| 46   | D6_TC0-        | AO   | RGB data6 output(default R6)/LVDS output                           |              |
| 47   | D5             | AO   | RGB data5 output(default R5)                                       |              |
| 48   | D4             | AO   | RGB data4 output(default R4)                                       |              |
| 49   | D3             | AO   | RGB data3 output(default R3)                                       |              |
| 50   | D2             | AO   | RGB data2 output(default R2)                                       |              |
| 51   | D1             | AO   | RGB data1 output(default R1)                                       |              |
| 52   | D0             | AO   | RGB data0 output(default R0)                                       |              |
| 53   | DE             | AO   | RGB data enable output                                             |              |
| 54   | HS             | AO   | RGB horizontal syncoutput                                          |              |
| 55   | VS             | AO   | RGB vertical sync output                                           |              |
| 56   | PCLK           | AO   | RGB pixel clock output                                             |              |
| 57   | VCC33_TTL      | AP   | 3.3V Power supply pins for RGB/LVDS output<br>3.3V for LVDS output | 3.3V or 1.8V |
|      | \/DD40         | 1    | 1.8V or 3.3V for TTL output                                        | 4.0)/        |
| 58   | VDD18          | P    | Power supply pin for digital                                       | 1.8V         |
| 59   | PVCC18         | AP   | Power supply pin for Audio/Core PLL                                | 1.8V         |
| 60   | XTAL_O         | 0,0  | Crystal oscillator output                                          |              |
| 61   | XTAL_I         | Vi.  | Crystal oscillator input                                           | 2 2) /       |
| 62   | VCCA33_XTAL    | AP   | Power supply pin for XTAL                                          | 3.3V         |
| 63   | GPIQ16         | 10   | GPIO15                                                             | 2 2) /       |
| 64   | VC <b>C3</b> 3 | AP   | Power supply pins for IO                                           | 3.3V         |
| 65   | CSDA           | 10   | Slave I2C data channel                                             |              |
| 66   | CSCL           | <br> | Slave I2C clock channel                                            |              |
| 67   | VDD18          | Р    | Power supply pin for digital                                       | 1.8V         |
| 68/  | IIS_SD3        | 0    | I2S data3 output                                                   |              |
| 69   | IIS_SD2        | 0    | I2S data2 output                                                   |              |
| 70   | IIS_SD1        | 0    | I2S data1 output                                                   |              |
| 71   | SPDIF          | 0    | SPDIF audio output                                                 |              |
| 73   | GPIO13         | Ю    | GPIO13                                                             |              |
| 74   | RX_HPD         | 0    | HDMI Receiver hot plug detect output                               | 5V-tolerant  |
| 75   | DSDA_RX        | Ю    | HDMI Receiver DDC data channel                                     | 5V-tolerant  |
| 76   | DSCL_RX        | I    | HDMI Receiver DDC clock channel                                    | 5V-tolerant  |



# 7. Functional Block Description

Figure 7.1 is functional block diagram of LT8619C, and the detailed sub-block relationship is also shown in the diagram.



Figure 7.1 Functional Block Diagram

### 7.1 TTL Output

#### **TTL Output Timing**

The TTL output ports send out timing signal PCLK (Pixel Clock), HS (Horizontal Sync), VS (Vertical Sync), DE (Data Enable) and TTL data(RGB or YCbCr or BT656 or BT1120).

For easy PCB layout, LT8619C output data ports D0-D23 can switch RGB data.

#### Output RGB888/YCbCr data mapping:

| €              |      |                |                       |                       |                       |
|----------------|------|----------------|-----------------------|-----------------------|-----------------------|
| Output<br>Port | RGB  | YCbCr<br>4:4:4 | 16-bit<br>YCbCr 4:2:2 | 20-bit<br>YCbCr 4:2:2 | 24-bit<br>YCbCr 4:2:2 |
| DO             | R[0] | Cr[0]          | C[0]                  | C[2]                  | C[4]                  |
| D1             | R[1] | Cr[1]          | C[1]                  | C[3]                  | C[5]                  |
| D2             | R[2] | Cr[2]          | C[2]                  | C[4]                  | C[6]                  |
| D3             | R[3] | Cr[3]          | C[3]                  | C[5]                  | C[7]                  |
| D4             | R[4] | Cr[4]          | C[4]                  | C[6]                  | C[8]                  |
| D5             | R[5] | Cr[5]          | C[5]                  | C[7]                  | C[9]                  |
| D6             | R[6] | Cr[6]          | C[6]                  | C[8]                  | C[10]                 |
| D7             | R[7] | Cr[7]          | C[7]                  | C[9]                  | C[11]                 |
| D8             | G[0] | Y[0]           | Y[0]                  | Y[2]                  | Y[4]                  |
| D9             | G[1] | Y[1]           | Y[1]                  | Y[3]                  | Y[5]                  |



# Lontium Semiconductor

| Output<br>Port | RGB  | YCbCr<br>4:4:4 | 16-bit<br>YCbCr 4:2:2 | 20-bit<br>YCbCr 4:2:2 | 24-bit<br>YCbCr 4:2:2 |
|----------------|------|----------------|-----------------------|-----------------------|-----------------------|
| D10            | G[2] | Y[2]           | Y[2]                  | Y[4]                  | Y[6]                  |
| D11            | G[3] | Y[3]           | Y[3]                  | Y[5]                  | Y[7]                  |
| D12            | G[4] | Y[4]           | Y[4]                  | Y[6]                  | Y[8]                  |
| D13            | G[5] | Y[5]           | Y[5]                  | Y[7]                  | Y[9]                  |
| D14            | G[6] | Y[6]           | Y[6]                  | Y[8]                  | Y[10]                 |
| D15            | G[7] | Y[7]           | Y[7]                  | Y[9]                  | Y[11]                 |
| D16            | B[0] | Cb[0]          |                       |                       | Y[0]                  |
| D17            | B[1] | Cb[1]          |                       |                       | Y[1]                  |
| D18            | B[2] | Cb[2]          |                       | Y[0]                  | Y[2]                  |
| D19            | B[3] | Cb[3]          |                       | Y[1]                  | < SY[3]               |
| D20            | B[4] | Cb[4]          |                       | _                     | C[0]                  |
| D21            | B[5] | Cb[5]          |                       |                       | ) C[1]                |
| D22            | B[6] | Cb[6]          |                       | C[0]                  | C[2]                  |
| D23            | B[7] | Cb[7]          |                       | CHI                   | C[3]                  |

#### Output RGB666/RGB565 data mapping:

| -      | •         | • •       |           | . X7      | •         |           |
|--------|-----------|-----------|-----------|-----------|-----------|-----------|
| Output | RGB666    | RGB666    | RGB666    | RGB565    | RGB565    | RGB565    |
| Port   | Mapping 1 | Mapping 2 | Mapping 3 | Mapping 1 | Mapping 2 | Mapping 3 |
| D0     |           | R[0]      | V.        | 7-75      | R[0]      |           |
| D1     |           | R[1]      | ×/^ ) \   |           | R[1]      |           |
| D2     | R[0]      | R[2]      |           |           | R[2]      |           |
| D3     | R[1]      | R[3]      |           | R[0]      | R[3]      |           |
| D4     | R[2]      | R[4]      |           | R[1]      | R[4]      |           |
| D5     | R[3]      | R[5]      |           | R[2]      | G[0]      |           |
| D6     | R[4]      | G[0]      | R[0]      | R[3]      | G[1]      |           |
| D7     | R[5]      | × (GP1)   | R[1]      | R[4]      | G[2]      |           |
| D8     |           | G[2]      | R[2]      |           | G[3]      | R[0]      |
| D9     | 6,5       | G[3]      | R[3]      |           | G[4]      | R[1]      |
| D10    | G[0]      | G[4]      | R[4]      | G[0]      | G[5]      | R[2]      |
| D11    | (G[4]     | G[5]      | R[5]      | G[1]      | B[0]      | R[3]      |
| D12    | G[2]      | B[0]      | G[0]      | G[2]      | B[1]      | R[4]      |
| D13    | G[3]      | B[1]      | G[1]      | G[3]      | B[2]      | G[0]      |
| D14    | G[4]      | B[2]      | G[2]      | G[4]      | B[3]      | G[1]      |
| D15    | G[5]      | B[3]      | G[3]      | G[5]      | B[4]      | G[2]      |
| D16    |           | B[4]      | G[4]      |           |           | G[3]      |
| D17    |           | B[5]      | G[5]      |           |           | G[4]      |
| D18    | B[0]      |           | B[0]      |           |           | G[5]      |
| D19    | B[1]      |           | B[1]      | B[0]      |           | B[1]      |
| D20    | B[2]      |           | B[2]      | B[1]      |           | B[2]      |
| D21    | B[3]      |           | B[3]      | B[2]      |           | B[3]      |
| D22    | B[4]      |           | B[4]      | B[3]      |           | B[4]      |
| D23    | B[5]      |           | B[5]      | B[4]      |           | B[5]      |



#### Output 16/20/24-bit BT1120/BTA-T1004 data mapping:

| Output | 16-bit    | 16-bit    | 20-bit    | 20-bit        | 24-bit         |
|--------|-----------|-----------|-----------|---------------|----------------|
| Port   | Mapping 1 | Mapping 2 | Mapping 1 | Mapping 2     | Mapping        |
| D0     | C[0]      |           | C[0]      |               | C[0]           |
| D1     | C[1]      |           | C[1]      |               | C[1]           |
| D2     | C[2]      |           | C[2]      |               | C[2]           |
| D3     | C[3]      |           | C[3]      |               | C[3]           |
| D4     | C[4]      |           | C[4]      | C[0]          | C[4]           |
| D5     | C[5]      |           | C[5]      | C[1]          | C[5]           |
| D6     | C[6]      |           | C[6]      | C[2]          | C[6]           |
| D7     | C[7]      |           | C[7]      | C[3]          | < <b>©</b> [7] |
| D8     | Y[0]      | C[0]      | C[8]      | C[4]          | <b>℃</b> [8]   |
| D9     | Y[1]      | C[1]      | C[9]      | C[5]          | C[9]           |
| D10    | Y[2]      | C[2]      | Y[0]      | C[6]\_        | C[10]          |
| D11    | Y[3]      | C[3]      | Y[1]      | C[7]          | C[11]          |
| D12    | Y[4]      | C[4]      | Y[2]      | <b>√</b> ℃[8] | Y[0]           |
| D13    | Y[5]      | C[5]      | Y[3]      | C[9]          | Y[1]           |
| D14    | Y[6]      | C[6]      | Y[4]-X    | Y[0]          | Y[2]           |
| D15    | Y[7]      | C[7]      | Y[5]      | Y[1]          | Y[3]           |
| D16    |           | Y[0]      | Ý[6]      | Y[2]          | Y[4]           |
| D17    |           | Y[1] 🗸    | Y[7]      | Y[3]          | Y[5]           |
| D18    |           | Y[2]      | Y[8]      | Y[4]          | Y[6]           |
| D19    |           | X[3] Y    | Y[9]      | Y[5]          | Y[7]           |
| D20    |           | Y[4]      |           | Y[6]          | Y[8]           |
| D21    |           | Y[5]      |           | Y[7]          | Y[9]           |
| D22    |           | Y[6]      |           | Y[8]          | Y[10]          |
| D23    | X,O       | Y[7]      |           | Y[9]          | Y[11]          |

# Output 8/10/12-bit BT1120/BT656 data mapping:

|            | Output     | 8-bit   | 10-bit    | 10-bit    | 12-bit    | 12-bit    |
|------------|------------|---------|-----------|-----------|-----------|-----------|
|            | Port       | Mapping | Mapping 1 | Mapping 2 | Mapping 1 | Mapping 2 |
|            | D0         |         | Y/C[0]    |           | Y/C[0]    |           |
|            | Ϋ́         |         | Y/C[1]    |           | Y/C[1]    |           |
|            | D2         |         | Y/C[2]    |           | Y/C[2]    |           |
|            | <b>D</b> 3 |         | Y/C[3]    |           | Y/C[3]    |           |
| Facility 1 | D4         |         | Y/C[4]    |           | Y/C[4]    |           |
|            | D5         |         | Y/C[5]    |           | Y/C[5]    |           |
|            | D6         |         | Y/C[6]    |           | Y/C[6]    |           |
|            | D7         |         | Y/C[7]    |           | Y/C[7]    |           |
|            | D8         | Y/C[0]  | Y/C[8]    |           | Y/C[8]    |           |
|            | D9         | Y/C[1]  | Y/C[9]    |           | Y/C[9]    |           |
|            | D10        | Y/C[2]  |           |           | Y/C[10]   |           |
|            | D11        | Y/C[3]  |           |           | Y/C[11]   |           |



| Output<br>Port | 8-bit<br>Mapping | 10-bit<br>Mapping 1 | 10-bit<br>Mapping 2 | 12-bit<br>Mapping 1 | 12-bit<br>Mapping 2     |
|----------------|------------------|---------------------|---------------------|---------------------|-------------------------|
| D12            | Y/C[4]           |                     |                     |                     | Y/C[0]                  |
| D13            | Y/C[5]           |                     |                     |                     | Y/C[1]                  |
| D14            | Y/C[6]           |                     | Y/C[0]              |                     | Y/C[2]                  |
| D15            | Y/C[7]           |                     | Y/C[1]              |                     | Y/C[3]                  |
| D16            |                  |                     | Y/C[2]              |                     | Y/C[4]                  |
| D17            |                  |                     | Y/C[3]              |                     | Y/C[5]                  |
| D18            |                  |                     | Y/C[4]              |                     | Y/C[6]                  |
| D19            |                  |                     | Y/C[5]              |                     | Y/C[7]                  |
| D20            |                  |                     | Y/C[6]              |                     | Y/C[8]                  |
| D21            |                  |                     | Y/C[7]              |                     | <b>₹</b> / <b>€</b> [9] |
| D22            |                  |                     | Y/C[8]              | _                   | Y/C[10]                 |
| D23            |                  |                     | Y/C[9]              | 4                   | Y/C[11]                 |

### 7.2 LVDS Output

#### **Display Output Timing**

The display output port sends single/double pixel data transfer and synchronized display timing to an external device. The display port also support display panel with 6-bit per color, turn on the dithering function to enhance color depth.

#### LVDS transmitter supports the following features:

- Programmable single port or dual ports
- Programmable 6 bit or 8 bit output
- Programmable ports swapping

In single port output mode, single pixel data (18/24-bit RGB, 3/4 LVDS data streams) is transferred to display port C on each active edge of LVDS\_CLK, the rate of LVDS\_CLK is also equal to display pixel clock. The sync & enable signals are also sent to display port on each active edge of LVDS\_CLK. Shown on Figure 7.2.1.



Figure 7.2.1 Single Port Mode Display Data Timing

In dual ports output mode, double pixel data(36/48-bit RGB, 6/8 LVDS data streams) is transferred to display port C & D on each active edge of LVDS\_CLK and the rate of LVDS\_CLK is equal to half of display pixel clock at this moment. The sync & enable signals are also sent to display port on each active edge of LVDS\_CLK. Shown on Figure 7.2.2.





Lonium Confidential for the Julia I. Market Hay the Market The Confidential for the Julia I. The Ju



#### 8. DC Electrical Characteristics

#### 8.1 Absolute Maximum Conditions

**Table 8.1.1 Absolute Maximum Conditions** 

| Symbol            | Parameter                                                  | Min  | Тур | Max                    | Units |
|-------------------|------------------------------------------------------------|------|-----|------------------------|-------|
| VCC <sub>33</sub> | 3.3V Supply Voltage                                        | -0.3 |     | 4.0                    | V     |
| VCC <sub>18</sub> | 1.8V Supply Voltage                                        | -0.3 |     | 2.5                    | V     |
| Vı                | Input Voltage                                              | -0.3 |     | VCC <sub>33</sub> +0.3 | - W   |
| Vo                | Output Voltage                                             | -0.3 |     | VCC <sub>33</sub> +0.3 | ) v   |
| T <sub>STG</sub>  | Storage Temperature                                        | -55  |     | 125                    | °C    |
| DIFF33            | Difference between two 3.3V power pins                     |      |     | 4.0                    | V     |
| DIFF18            | Difference between two 1.8V power pins                     |      | _   | 1.0                    | V     |
| DIFF3318          | Difference between any 3.3V power pins and 1.8V power pins | -1.0 |     | 2.0                    | V     |

#### Notes:

- 1. Permanent device damage may occur if absolute maximum conditions are exceeded.
- 2. Function operation should be restricted to the conditions described under Normal Operating Conditions.

### **8.2 Normal Operating Conditions**

**Table 8.2.1 Normal Operating Conditions** 

| Symbol            | Parameter                                | Min  | Тур | Max  | Units      |  |  |
|-------------------|------------------------------------------|------|-----|------|------------|--|--|
| VCC <sub>33</sub> | 3.3V Supply Voltage                      | 3.0  | 3.3 | 3.6  | V          |  |  |
| VCC <sub>18</sub> | 1.8V Supply Voltage                      | 1.62 | 1.8 | 1.98 | V          |  |  |
| VCC <sub>N</sub>  | Supply Voltage Noise                     |      |     | 100  | $mV_{p-p}$ |  |  |
| T <sub>A</sub>    | Ambient Temperature (with power applied) | -40  | 25  | 85   | °C         |  |  |

# 8.3 TTL Output Specifications

Digital I/O spec followed LVTTL spec. Under normal operating conditions.

**Table 8.3.1 TTL Output Specifications** 

| Symbol | Description                                        | Conditions           |      | Min | Тур | Max | Units |
|--------|----------------------------------------------------|----------------------|------|-----|-----|-----|-------|
| Vid    | Differential input voltage, single ended amplitude |                      |      | 150 |     | 700 | mV    |
| . 0,   | Operating current                                  | TMDS clk<br>(27M)    | 1.8V |     | 104 |     | mA    |
|        |                                                    |                      | 3.3V |     | 55  |     | mA    |
| lcc    |                                                    | TMDS clk<br>(74.25M) | 1.8V |     | 140 |     | mA    |
|        |                                                    |                      | 3.3V |     | 60  |     | mA    |
|        |                                                    | TMDS clk<br>(148.5M) | 1.8V |     | 197 |     | mA    |
|        |                                                    |                      | 3.3V |     | 72  |     | mA    |
|        |                                                    | TMDS clk<br>(297M)   | 1.8V |     | 305 |     | mA    |
|        |                                                    |                      | 3.3V |     | 80  |     | mA    |

<sup>\*</sup>Measured under RGB888 output mode. Also can be referred for BT656 and BT1120 output mode.



# 8.4 LVDS Output Specifications

**Table 8.4.1 LVDS Output Specifications** 

| Symbol | Description       | Conditions | Min | Тур | Max | Units |
|--------|-------------------|------------|-----|-----|-----|-------|
| Icc    | Operating current | 1.8V       |     | 176 |     | mA    |
|        |                   | 3.3V       |     | 105 |     | mA    |

The man confidential for the full to the confidential for the conf



# 9. Packaging





Copyright © 2016-2017 Lontium Semiconductor Corporation, All rights reserved.

#### **Lontium Semiconductor Proprietary & Confidential**

This document and the information it contains belong to Lontium Semiconductor. Any review, use, dissemination, distribution or copying of this document or its information outside the scope of a signed agreement with Lontium is strictly prohibited.

LONTIUM DISCLAIMS ALL WARRANTIES, EXPRESSED OR IMPLIED, INCLUDING THOSE OF NONINFRINGEMENT, MERCHANTABILITY, TITLE AND FITNESS FOR A PARTICULAR PURPOSE. CUSTOMERS EXPRESSLY ASSUME THEIR OWN RISH IN RELYING ON THIS DOCUMENT. LONTIUM PRODUCTS ARE NOT DESIGNED OR INTENDED FOR USE IN LIFE SUPPORT APPLIANCES, DEVICES OR SYSTEMS WHERE A MALFUNCTION OF A LONTIUM DEVICE COULD RESULT IN A PERSONAL INJURY OR LOSS OF LIFE.

Lontium assumes no responsibility for any errors in this document, and makes no commitment to update the information contained herein. Lontium reserves the right to change or discontinue this document and the products it describes at any time, without notice. Other than as set forth in a separate, signed, written agreement, Lontium grants the user of this document no right, title or interest in the document, the information it contains or the intellectual property in embodies.

#### **Trademarks**

Lontium™ 龙迅™ and ClearEdge™s a registered trademark of Lontium Semiconductor. All Other brand names, product names, trademarks, and registered trademarks contained herein are the property of their respective owners.

Visit our corporate web page at: <a href="www.lontiumsemi.com">www.lontiumsemi.com</a> Technical support: support@lontium.com

Sales: sales@lontium.com