| Computer Architectures | Delivery date:                                                                                                                                                              |  |  |  |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 02LSEOV                | October 22 <sup>nd</sup> 2024                                                                                                                                               |  |  |  |
| Laboratory<br>3        | Expected delivery of lab_03.zip must include: - program_1_a.s, program_1_b.s, and program_1_c.s - This file, filled with information and possibly compiled in a pdf format. |  |  |  |

This lab will explore some of the concepts seen during the lessons, such as hazards, rescheduling, and loop unrolling. The first thing to do is to configure the WinMIPS64 simulator with the *Initial Configuration* provided below:

- Integer ALU: 1 clock cycle
- Data memory: 1 clock cycle
- Code address bus: 12
- Data address bus: 12
- FP arithmetic unit: pipelined, 4 clock cycles
- FP multiplier unit: pipelined, 6 clock cycles
- FP divider unit: not pipelined, 30 clock cycles
- Forwarding is enabled
- Branch prediction is disabled
- Branch delay slot is disabled
- 1) Enhance the assembly program you created in the previous lab called program\_1.s:

a. Manually detect the different data, structural, and control hazards that cause a pipeline stall.

Alcuni esempi di:

- Data hazards →
  - Tra s.d F6, v6(R10) e mul.d F6,F9,F5
    - Si tratta di un possibile WAW
  - Tra sub.d F4,F7,F2 e mul.d F6,F9,F5 ( RAW )

- Control Hazards →

- Tutte queste istruzioni dipendono dal controllo bnez R11,ELSE dsllv R13,R12,R28 ;shift logico di m di i posizioni ;trasformo m shiftato in floating point mtc1 R13,F11 cvt.d.1 F11,F11 div.d F11,F1,F11 j ENDIF ELSE: dmul R12,R12,R28

;trasformo R12 in floating point mtc1 R12,F11 cvt.d.1 F11,F11 mul.d F11,F1,F11

- b. Optimize the program by re-scheduling the program instructions to eliminate as many hazards as possible. Manually calculate the number of clock cycles for the new program (program\_1\_a.s) to execute and compare the results with those obtained by the simulator.
- c. Starting from <a href="mailto:program\_1\_a.s">program\_1\_a.s</a>, enable the branch delay slot and re-schedule some instructions to improve the previous program execution time. Manually calculate the number of clock cycles needed by the new program (<a href="mailto:program\_1\_b.s">program\_1\_b.s</a>) to execute and compare the results obtained with those obtained by the simulator.
- d. Unroll the program (**program\_1\_b.s**) 3 times; if necessary, re-schedule some instructions and increase the number of registers used. Manually calculate the number of clock cycles to execute the new program (**program\_1\_c.s**) and compare the results obtained with those obtained by the simulator.

## Complete the following table with the obtained results:

| Program                 | program_1.s | program_1_a.s | program_1_b.s | program_1_c.s |
|-------------------------|-------------|---------------|---------------|---------------|
|                         |             |               |               |               |
| Clock cycle computation |             |               |               |               |
| By hand                 | <u>2590</u> | <u>2488</u>   | 2350          | <u>3500</u>   |
| By simulation           | <u>2602</u> | <u>2509</u>   | <u>2366</u>   | <u>3646</u>   |

2) Collect the Cycles Per Instruction (CPI) from the simulator for different programs

|     | program_1.s | program_1_a.s | program_1_b.s | program_1_c.s |
|-----|-------------|---------------|---------------|---------------|
| CPI | 3.397       | 3.275         | <u>2.914</u>  | 3.739         |

Compare the results obtained in 1) and provide some explanation if the results are different.

## **Eventual explanation:**

Mi aspettavo un CPI e un numero di clock più basso nel programma\_1\_c, credo di non aver sufficientemente ottimizzato oppure credo di aver sbagliato qualcosa nel rescheduling delle istruzioni ( difatti il numero di clock dovrebbe diminuire e di certo non essere più grande rispetto alle altre casistiche ).

I cicli di clock differiscono tra by hand e by simulation perchè winMIPS64 gestisce gli stalli in maniera diversa rispetto a quanto detto a lezione → winMIPS64 stalla (per le eventuali dipendenze di dato) nella fase di execute mentre a lezione ci è stato detto di stallare nella fase di decode.