

1 2 3 4

**QL-EOS-S3 breakout**Variant: [No Variations]

10/9/2020 RevB1

# Release Candidate

Index Page Index Page Index Page **COVER PAGE** 21 **BLOCK DIAGRAM** 22 12 MICROCONTROLLER 13 23 24 15 25 26 16 27 17 28 18 19 29 20 30

# **DESIGN CONSIDERATIONS**

DESIGN NOTE: Example text for informational design notes. DESIGN NOTE: Example text for critical design notes. DESIGN NOTE:
Example text for cautionary

LAYOUT NOTE: Example text for critical layout guidelines.

Title: \*

Project: QL-EOS-S3-breakout.PrjPcbRevision: RevB1

Date: 10/9/2020 Time: 12:28:03 AM Sheet 1 of 4

4



2 3









# **Design Rules Verification Report**

Filename: C:\Users\blinkinlabs\Blinkinlabs-Repos\QL-EOS-S3-breakout\pcb\QL-EOS-S3-bre

Warnings 0
Rule Violations 60

| Warnings |   |
|----------|---|
| Total    | 0 |

| Rule Violations                                                                               |    |  |
|-----------------------------------------------------------------------------------------------|----|--|
| Clearance Constraint (Gap=0.148mm) (InComponent('U1') and ispad),(All)                        | 0  |  |
| Clearance Constraint (Gap=0.127mm) (istrack or ((ObjectKind = 'Via') And (AsMils(ViaDiameter) | 0  |  |
| Clearance Constraint (Gap=0.152mm) (All),(All)                                                | 0  |  |
| Clearance Constraint (Gap=0.152mm) (InComponent('JMP1') or                                    |    |  |
| Short-Circuit Constraint (Allowed=Yes) (InComponent('JMP1') or                                |    |  |
| Short-Circuit Constraint (Allowed=No) (All),(All)                                             |    |  |
| Un-Routed Net Constraint ( (All) )                                                            | 0  |  |
| Modified Polygon (Allow modified: No), (Allow shelved: No)                                    | 0  |  |
| Width Constraint (Min=0.152mm) (Max=0.406mm) (Preferred=0.254mm) (All)                        |    |  |
| Power Plane Connect Rule(Relief Connect )(Expansion=0.508mm) (Conductor                       |    |  |
| <u>ዝራመት ፍርራ የ መ</u> aint (Min=0.025mm) (Max=2.54mm) (All)                                     |    |  |
| Hole To Hole Clearance (Gap=0.25mm) (All),(All)                                               |    |  |
| Minimum Solder Mask Sliver (Gap=0.148mm) (All),(All)                                          |    |  |
| Minimum Solder Mask Sliver (Gap=0mm) (HasFootprint('CAPC1005X06L') or                         |    |  |
| Minimum Solder Mask Sliver (Gap=0.05mm) (InComponent('U1') and                                |    |  |
| sikand, ওতাকেশ paskr(tCleatance=0.254mm) (IsPad),(All)                                        | 44 |  |
| Silk to Silk (Clearance=0.254mm) (All),(All)                                                  |    |  |
| Net Antennae (Tolerance=0mm) (All)                                                            |    |  |
| Board Clearance Constraint (Gap=0mm) (IsPolygon)                                              |    |  |
| Room [03] SOC (Bounding Region = (144.78mm, 45.72mm, 172.72mm, 86.36mm)                       |    |  |
| Height Constraint (Min=0mm) (Max=25.4mm) (Prefered=12.7mm) (All)                              |    |  |
| Total                                                                                         | 60 |  |

# Minimum Solder Mask Sliver (Gap=0.148mm) (All),(All)

Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A1/B12(12.115mm,29.19mm) on Top Layer Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A12/B1(5.665mm,29.198mm) on Top Layer Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A5(10.14mm,29.198mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A5(10.14mm,29.198mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A6(9.14mm,29.198mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A6(9.14mm,29.198mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A7(8.64mm,29.198mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A8(7.64mm,29.198mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A8(7.64mm,29.198mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A8(7.64mm,29.198mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A8(7.64mm,29.198mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A8(7.64mm,29.198mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A8(7.64mm,29.198mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A8(7.64mm,29.198mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A8(7.64mm,29.198mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A8(7.64mm,29.198mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A8(7.64mm,29.198mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Between Pad J1-A8(7.64mm,29.198mm) on Top Layer And Minimum Solder Mask Sliver Constraint: (0.14mm < 0.148mm) Betw

# Silk To Solder Mask (Clearance=0.254mm) (IsPad),(All) Silk To Solder Mask Clearance Constraint: (0.25mm < 0.254mm) Between Arc (13.165mm,11.5mm) on Top Overlay And Pa Silk To Solder Mask Clearance Constraint: (0.25mm < 0.254mm) Between Arc (2.9mm,21.6mm) on Top Overlay And Pac Silk To Solder Mask Clearance Constraint: (0.25mm < 0.254mm) Between Arc (4.615mm,9.5mm) on Top Overlay And Pac Silk To Solder Mask Clearance Constraint: (0.211mm < 0.254mm) Between Arc (5.461mm,21.603mm) on Top Overlay Anc Silk To Solder Mask Clearance Constraint: (0.225mm < 0.254mm) Between Pad C12-1(13.25mm,25.5mm) on Top Layer Still To Solder Mask Clearance Constraint: (0.242mm < 0.254mm) Between Pad C5-1(8.3mm,18.71mm) on Top Layer Anc Silk To Solder Mask Clearance Constraint: (0.242mm < 0.254mm) Between Pad C5-1(8.3mm,18.71mm) on Top Layer Anc Silk To Solder Mask Clearance Constraint: (0.233mm < 0.254mm) Between Pad P1-12(1.27mm,6.35mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.233mm < 0.254mm) Between Pad P1-13(1.27mm, 3.81mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.233mm < 0.254mm) Between Pad P1-14(1.27mm,1.27mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.218mm < 0.254mm) Between Pad P2-12(16.51mm,6.35mm) on Multi-Layer Still To Solder Mask Clearance Constraint: (0.214mm < 0.254mm) Between Pad P2-13(16.51mm,3.81mm) on Multi-Layer জীমি To Solder Mask Clearance Constraint: (0.211mm < 0.254mm) Between Pad P2-14(16.51mm,1.27mm) on Multi-Layer Still To Solder Mask Clearance Constraint: (0.199mm < 0.254mm) Between Pad P3-1(3.81mm,1.27mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.2mm < 0.254mm) Between Pad P3-1(3.81mm,1.27mm) on Multi-Layer And \$firt To Solder Mask Clearance Constraint: (0.236mm < 0.254mm) Between Pad P3-2(6.35mm,1.27mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.236mm < 0.254mm) Between Pad P3-3(8.89mm,1.27mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.248mm < 0.254mm) Between Pad P3-4(11.43mm,1.27mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.235mm < 0.254mm) Between Pad P3-5(13.97mm,1.27mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.248mm < 0.254mm) Between Pad P3-5(13.97mm,1.27mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.199mm < 0.254mm) Between Pad P4-1(3.81mm, 3.81mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.2mm < 0.254mm) Between Pad P4-1(3.81mm, 3.81mm) on Multi-Layer And \$firt To Solder Mask Clearance Constraint: (0.201mm < 0.254mm) Between Pad P4-1(3.81mm,3.81mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.219mm < 0.254mm) Between Pad P4-2(6.35mm,3.81mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.236mm < 0.254mm) Between Pad P4-2(6.35mm,3.81mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.246mm < 0.254mm) Between Pad P4-3(8.89mm,3.81mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.236mm < 0.254mm) Between Pad P4-3(8.89mm,3.81mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.248mm < 0.254mm) Between Pad P4-4(11.43mm,3.81mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.249mm < 0.254mm) Between Pad P4-4(11.43mm, 3.81mm) on Multi-Layer An Silk To Solder Mask Clearance Constraint: (0.236mm < 0.254mm) Between Pad P4-5(13.97mm, 3.81mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.238mm < 0.254mm) Between Pad P4-5(13.97mm, 3.81mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.234mm < 0.254mm) Between Pad P4-5(13.97mm, 3.81mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.204mm < 0.254mm) Between Pad P5-1(3.81mm,6.35mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.203mm < 0.254mm) Between Pad P5-1(3.81mm,6.35mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.201mm < 0.254mm) Between Pad P5-1(3.81mm,6.35mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.251mm < 0.254mm) Between Pad P5-2(6.35mm,6.35mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.219mm < 0.254mm) Between Pad P5-2(6.35mm,6.35mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.252mm < 0.254mm) Between Pad P5-3(8.89mm,6.35mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.246mm < 0.254mm) Between Pad P5-3(8.89mm,6.35mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.252mm < 0.254mm) Between Pad P5-4(11.43mm,6.35mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.244mm < 0.254mm) Between Pad P5-4(11.43mm,6.35mm) on Multi-Layer An Silk To Solder Mask Clearance Constraint: (0.241mm < 0.254mm) Between Pad P5-5(13.97mm,6.35mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.24mm < 0.254mm) Between Pad P5-5(13.97mm,6.35mm) on Multi-Layer And Silk To Solder Mask Clearance Constraint: (0.253mm < 0.254mm) Between Pad P5-5(13.97mm,6.35mm) on Multi-Layer And

### Silk to Silk (Clearance=0.254mm) (All),(All)

Silk To Silk Clearance Constraint: (0.202mm < 0.254mm) Between Text "'.Project

### ARM+FPGA

'.VersionRevision' 2020-10" (9.661mm,18.73mm) on Bottom Overlay And Track (6.12mm,17.55mm)(9.1

# Silk to Silk (Clearance=0.254mm) (All),(All)

Silk To Silk Clearance Constraint: (0.202mm < 0.254mm) Between Text "'.Project

### ARM+FPGA

'.VersionRevision' 2020-10" (9.661mm,18.73mm) on Bottom Overlay And Track (9.12mm,17.55mm)(9.1

# Silk to Silk (Clearance=0.254mm) (All),(All)

Silk To Silk Clearance Constraint: (0.178mm < 0.254mm) Between Text "BLIN

KIN

LABS" (9.12mm,20.55mm) on Bottom Overlay And Track (6.12mm,17.55mm)(6.12mm,20.55mm) on Bottom Overlay And Track (6.12mm,17.55mm)(6.12mm,20.55mm)

### Silk to Silk (Clearance=0.254mm) (All),(All)

Silk To Silk Clearance Constraint: (0.248mm < 0.254mm) Between Text "BLIN

KIN

LABS" (9.12mm,20.55mm) on Bottom Overlay And Track (6.12mm,17.55mm)(9.12mm,17.55mm) on Bottom Overlay And Track (6.12mm,17.55mm)

### Silk to Silk (Clearance=0.254mm) (All),(All)

Silk To Silk Clearance Constraint: (0.108mm < 0.254mm) Between Text "BLIN

KIN

LABS" (9.12mm,20.55mm) on Bottom Overlay And Track (6.12mm,20.55mm)(9.12mm,20.55mm) on Bottom Overlay And Track (6.12mm,20.55mm)

### Silk to Silk (Clearance=0.254mm) (All),(All)

Silk To Silk Clearance Constraint: (0.192mm < 0.254mm) Between Text "BLIN

KIN

LABS" (9.12mm,20.55mm) on Bottom Overlay And Track (9.12mm,17.55mm)(9.12mm,20.55mm) on Bottom Overlay And Track (9.12mm,17.55mm)

# Net Antennae (Tolerance=0mm) (All)

Net Antennae: Track (6.235mm,32.385mm)(7.735mm,32.385mm) on Bottom Layer

# **Electrical Rules Check Report**

| Class   | Document        | Message               |
|---------|-----------------|-----------------------|
| Warning | [03] SOC.SchDoc | Un-Designated Part L? |
|         |                 |                       |



