941 Describe PC selection & Petch logic in 7.86 PIPE Processor architecture design

- Fetch is the first process that stracks the understanding of on instruction, and hence must select current of value of program counter (to find the instruction) & also predict the next program counter.

There are hardware units that can read the instructions from memory & extract different instructional fields. They are the same as that for 589.

In Petch in stage reads the bytes from an instruction from memory, using Pc. From the instruction it extracts the two 4-bit portions of instruction specified byte (icode) & (iPun). I icode—instruction code, iPun—instruction Punction] It also possibly fetches register specified byte (rAlrb) and also possibly 8 bit constant (val c). valP can also be computed which is the value of PC plus length of Fetched instruction.

PC selection logic chooses between three program counter values. If a misplaced branch enters memory stage, the value of valp from this stage is read from Pipeline register. If a ret instruction enters which back stage, the return address is read from pipeline register w. All other cases use predicted value stored in Pipeline register F.