### DSP in VLSI FINAL

電子所ICS組, R13943015, 張根齊電子所ICS組, R12943180, 范宇清

## Q1. The word-length must be set so that the root mean

square error (RMSE) 
$$\sqrt{\frac{1}{4}\sum_{i=1}^{4}(\hat{x}_{i}-x_{i})^{2}} < 10^{-3}$$

for your 100 sets of linear equations. Show how you decide the wordlengths of CORDIC modules, dividers, and multipliers. Draw the figure of RMSE versus wordlength.

There are a total of **3 design parameters** in our design: **stages** number of each CORDIC module, **FWL** of all **CORDIC** module, and the **FWL** for **back substitution** (including the divider, multipliers, and adders). To overall find the best design spec, we iteratively simulate patterns over each combination of design parameters and eventually get the following result. The range of 3 parameters are all from 12 to 18.





The CORDIC stages and CORDIC FWL are the key parameters which dominate the precision.



Since the performance of stages of 15 / 16 and FWL = 15 can meet the requirement, we select stages = 15, CORDIC FWL = 15, and back substitution FWL = 15. (To meet the requirement of TA's pattern)

2. Draw the RMSE versus set index  $(1\sim100)$  to construct your bit-true model. If RMSEs of P sets are larger than 10-3, a deduction of 0.5P points will be applied. If more

than 6 sets cannot satisfy the criterion, the evaluation of AT product (area and processing time) is put in the last level.



# 3. Explain your hardware design concept in the report. Draw the block diagram of back substitution in your design.

Instead of divider, we calculate reciprocals of diagonal elements to reduce the number of dividers. When the skew of R matrix is 1, only 1 divider is required since the diagonal elements won't overlap each other (r11 r22 r33 R11 r44 R22 R33 r11 R44).

When we utilize the pipeline technique in reciprocal module and CORDIC modules, both are critical paths. The output skew of CORDIC's output would increase and other elements in R matrix need to wait reciprocal for further computation. To solve this problem, we add extra delay lines to adjust the skew



The overall diagram of back substation is shown as the following figure



- 4. Please show the hardware simulation results with the input patterns provided on the NTUCool. If the number of clock cycles in the simulation is large, then cut the whole timing diagram into several segments and paste them. Also, you need to keep and show the time stamp in your simulation figure for verifying the setting of the clock period.
- (a) Please provide the timing diagram of behavior simulation and calculate the RMSE of the 4 sets of solutions. If RMSEs of *S* sets are larger than 10-3, a deduction of S points will be applied. If more than 3 sets cannot satisfy the criterion, the evaluation of AT product (area and processing time) is put in the last level.
  - Timing diagram of behavior simulation (clk period = 12ns):

| testbench.v × DSP_in_\ | LSI_FINAL.xdc       | × DU.v     | × tes            | tbench | _behav.wc | fg* × |          |         |         |           |         |        |         |       |           |       |        |         |                                                   |           |       |                  |             | ? ₽   |
|------------------------|---------------------|------------|------------------|--------|-----------|-------|----------|---------|---------|-----------|---------|--------|---------|-------|-----------|-------|--------|---------|---------------------------------------------------|-----------|-------|------------------|-------------|-------|
| ପ 💾 🔍 ପ୍ର 💥            | ¥   <b>+</b> [   [€ | ( <b> </b> | 7 <u>8   8</u> 7 | +[     | [e •      | -     | $\times$ |         |         |           |         |        |         |       |           |       |        |         |                                                   |           |       |                  |             | 4     |
|                        |                     |            | 246.000          |        | 000 ns    |       |          |         |         |           |         |        |         |       |           |       |        |         |                                                   |           |       |                  |             |       |
| Name                   | Value               | 240        | .000 ns          |        | 0.000 ns  | 280.0 | 100 ns   | 300.000 | ns  3   | 20.000 ns | 340.    | 000 ns | 360.000 | ns  3 | 80.000 ns | 400.  | 000 ns | 420.000 | ns  4                                             | 40.000 ns | 460.0 | 000 ns           | 480.000     | ns  S |
| ¹⊌ Cik                 | 1                   | 1          |                  | 1      |           |       |          |         |         |           |         | 1      |         |       |           |       |        |         | <del>                                      </del> |           |       | <del>11111</del> | <del></del> |       |
| ¼ Reset                | 0                   |            |                  |        |           |       |          |         |         |           |         |        |         |       |           |       |        |         |                                                   |           |       |                  |             |       |
| InValid                | 0                   |            |                  | Ш      |           |       |          |         |         |           |         |        |         |       |           |       |        |         |                                                   |           |       |                  |             |       |
| > W InData1[19:0]      | 00000               | 000        | o                | cocx   | f7668     | f8c7d | X 182a6  | Oaef9   | X 0007d | 08550     | / fd0f0 | fddcc  | fed4a   | 02782 | 045c6     | 0afb0 | 022d9  | ed527   | 00445                                             | fc13c     | f8aa4 | 0c52b            | 0f571       | 02153 |
| > W InData2[19:0]      | 00000               |            | 00000            |        | 1000000   | 01868 | 04335    | f148e   | Х 068РЧ | 0064e     | (1b190  | 02458  | feba6   | 00461 | 03Ъ5 f    | fa068 | Odeab  | fc3d4   | 0ъъ7с                                             | 06d9a     | 06160 | 113cf            | f86e9       | 05562 |
| > W InData3[19:0]      | 00000               |            |                  |        |           |       |          | 00000   |         |           |         |        |         | XXXXX | Oc8be     | fe0bd | f6656  | 10a63   | 030fa                                             | fc3f6     | 041bc | 03eba            | f3aa6       | 023a0 |
| > 11 InData4[19:0]     | 00000               |            |                  | 1      |           |       |          |         |         |           |         | 000    | 0       |       |           |       |        |         |                                                   |           |       |                  | 100000      | 03066 |
| OutValid               | 0                   |            |                  |        |           |       |          |         |         |           |         |        |         |       |           |       |        |         |                                                   |           |       |                  |             |       |
| > W OutData1[19:0]     | 00000               |            | 00000            |        |           |       |          |         |         |           |         |        |         |       |           |       |        |         |                                                   |           |       |                  |             |       |
| > W OutData2[19:0]     | 00000               |            |                  |        |           |       |          |         |         |           |         |        | 0000    | 0     |           |       |        |         |                                                   |           |       |                  |             |       |
| > W OutData3[19:0]     | 00000               |            |                  |        |           |       |          |         |         |           |         |        | 0000    | 0     |           |       |        |         |                                                   |           |       |                  |             |       |
| > W OutData4[19:0]     | 00000               |            |                  |        |           |       |          |         |         |           |         |        | 0000    | 0     |           |       |        |         |                                                   |           |       |                  |             |       |
|                        |                     |            |                  |        |           |       |          |         |         |           |         |        |         |       |           |       |        |         |                                                   |           |       |                  |             |       |



Set 1 RMSE: 0.000066 Set 2 RMSE: 0.000300 Set 3 RMSE: 0.000146 Set 4 RMSE: 0.000975

- (b) Please provide the timing diagram of the post-synthesis simulation. You need to indicate the clock period setting (Ts) in your post-synthesis simulation and the values of M. The processing time is calculated by MTs. Explain your latency L in your design.
  - Timing diagram of the post-synthesis simulation (clk period = 12ns):



• The values of *M* (minimal M, M = 5):



Processing time:

$$MTs = 5 * 12ns = 60 ns$$

- Latency L:
  - Last input of test set1 (at 546ns):



First output of test set1 (at 1038ns):



- L latency:
  - L = (1038ns 546ns)/12ns = 41cycles

#### 1. CORDIC Systolic:

From input to CORDIC output, the total latency is 26 cycles, including pipeline stages (blue), the input register (light blue), and the CORDIC output register (purple). Each CORDIC processing element (PE) is divided into a 9-stage pipeline. Since there are skew buffers, the total pipeline latency is  $3 \times 8 = 24$  cycles. Additionally, there is 1 cycle for the input register and 1 cycle for the output register. Therefore, the total latency of the CORDIC systolic array is 24 + 1 + 1 = 26 cycles.



#### 2. Back Substitution:

One register is inserted into the input of the back substitution module.

All the input would delay an extra 6+1 cycles to wait for the pipelined reciprocal module and save them to a bank of registers.

Eventually, the bank register need 7 cycles to run all multiplication and addition to generate  $x1 \sim x4$ , as shown in the figure.



- (c) Show that your post-synthesis simulation results are the same as the behavior simulation results.
  - behavior simulation



post-synthesis simulation



5. Show that your implementation is consistent with your fixed-point

simulation by drawing the figure indicating the errors of the results using linear equations on NTUCool.



6. Show your synthesis report. If you use VIVADO, please use the following equation to combine all the resource consumptions into one metric [1]:

 $NA = LUTs + DSPs \times 280 + FFs$ If you use ADFP, please simply show the total area after synthesis.

We use VIVADO. Our resource metric = 10434 + 10 \* 280 + 4443 = 17677

| Utilization |            | Post-Synthesis | Post-Implementation |  |  |
|-------------|------------|----------------|---------------------|--|--|
|             |            |                | Graph   Table       |  |  |
| Resource    | Estimation | Available      | Utilization %       |  |  |
| LUT         | 10434      | 134600         | 7.75                |  |  |
| LUTRAM      | 318        | 46200          | 0.69                |  |  |
| FF          | 4443       | 269200         | 1.65                |  |  |
| DSP         | 10         | 740            | 1.35                |  |  |
| IO          | 164        | 400            | 41.00               |  |  |
| BUFG        | 1          | 32             | 3.13                |  |  |

7. Now calculate your AT product by Area (or NA)  $\times$  processing time (MTs). We will classify the AT product into 3 levels and evaluate the implementation results of your AT product (Note: 15% of the score is decided by the level of the AT product. The remaining 85% is decided by the

# simulations, functionality, descriptions, and timing diagram....)

NA \* *MTs* = 17677 \* 60 = **1060620** 

# 8. Highlight any of your design innovations. List the working items and weightings of two members.

### design innovations

In the CORDIC systolic array, during the initial vectoring mode, we record the rotation mode ( $\mu_i$  = 1, 0, -1) of each CORDIC stage to form a rotation sequence. This sequence is then used in the subsequent rotation mode operations to determine the corresponding rotations, eliminating the need to explicitly compute the vectoring mode angle  $\theta$ . Additionally, we applied pipelining to the CORDIC systolic array. The unpipelined version has a maximum path delay of 83 ns. After dividing it into a 9-stage pipeline, the maximum path delay is reduced to 10.7 ns.

One of the key innovations in back substitution is the use of the reciprocal module. If we use the divider, we cannot pipeline the divider while also meeting the highest throughput. Since the division of x1 would need to wait for the division of x2 and so on. Furthermore, to guarantee the highest throughput and minimum cycle time, we pipeline the computation chain so that no critical path exceed 12 ns

working items and weightings of two members

| Task                             | Member | weightings |
|----------------------------------|--------|------------|
| Software                         | 范宇清    | 100%       |
| Hardware – Cordic systolic array | 張根齊    | 100%       |
| Hardware – Back substitution     | 范宇清    | 100%       |

### 9. Additional Requirement

Start time: at 264ns



End time: at 6978ns



• Average processing time = (6978 - 264) / 100 = 67.14ns