2024 Digital IC Design Homework II

```
NAME
            洪緯宸
Student ID
            M18121510
                      Functional Simulation Result
                                                       CIPU Pass
      FIFO Pass
                               LIFO Pass
                                Stage 1
                # There are total 0 errors in FIFO !!
                                Stage 2
                # There are total 0 errors in LIFO !!
                                Stage 3
               #
# There are total 0 errors in FIF02 !!
            There are total 0 errors in LIFO !!
            There are total 0 errors in FIFO !!
            There are total 0 errors in FIFO2 !!
                    ** Congratulations!!
                    ** Simulation PASS!!
                   Correct / Total : 100 / 100
                       Description of your design
```

#### **Module Interface**

## **Inputs:**

clk: Clock signal to synchronize the operations of the module.

rst: Reset signal to initialize the module state and internal registers.

people\_thing\_in: 8-bit input, potentially representing character data about people.

ready\_fifo, ready\_lifo: Signals to indicate readiness to operate on FIFO and LIFO structures respectively.

thing\_in: Another 8-bit input representing character data about things. thing\_num: A 4-bit input possibly used for indexing or specifying a count related to thing in.

## **Outputs:**

valid\_fifo, valid\_lifo, valid\_fifo2: Validation signals that indicate valid data is being output from FIFO and LIFO structures.

people\_thing\_out, thing\_out: 8-bit outputs for processed data from FIFO and LIFO.

done\_thing, done\_fifo, done\_fifo2: Signals to indicate completion of operations on FIFO and LIFO.

**Internal Logic and State Machine** 

The module employs a state machine with the following states defined:

IDLE: The default state waiting for input.

READ: State to read and buffer inputs into FIFO or LIFO.

FIFO OUT: State to output data from the FIFO.

LIFO OUT: State to output data from the LIFO.

FINISH: Terminal state indicating all processing is complete.

**State Transitions and Operations** 

**Initialization and Resets:** 

On reset (rst), all internal registers like fifo\_head, fifo\_tail, lifo\_top, lifo\_tail, control flags (valid\_fifo, done\_fifo, etc.), and internal buffers are initialized to their default states.

# **Reading Inputs:**

In the READ state, the circuit checks the character range of people\_thing\_in to decide if it should store the data in the FIFO (if it's an uppercase letter).

Simultaneously, it checks thing\_in for special characters (;, \$) to control operations related to the LIFO.

It uses thing\_in to load into the LIFO unless it's a separator (;) or termination symbol (\$). If a separator is detected and thing num is zero, it sets up a count

(thing\_num\_buf) which will control the retrieval of elements from LIFO in subsequent cycles.

# FIFO and LIFO Outputs:

In the FIFO\_OUT state, data is sequentially read from passenger\_fifo based on fifo\_head and output until fifo\_head equals fifo\_tail, indicating the FIFO is empty.

In the LIFO\_OUT state, data is read from the baggage\_lifo from the bottom up (lifo tail), outputting until lifo top equals lifo tail.

**Handling Completion and Flags:** 

The circuit uses several flags to manage control flow and signal when outputs are valid (valid\_fifo, valid\_lifo, etc.) and when all processing is complete for each structure (done fifo, done lifo, etc.).

### **Summary**

The design is structured to manage two types of data inputs and process them independently in FIFO and LIFO manners, providing flexibility in handling and order-sensitive data processing. Special characters in inputs dictate the flow control, making it highly dependent on the format and sequencing of incoming data. This type of module would be particularly useful in systems requiring structured data management, such as packet processing systems, inventory management systems, or complex computational pipelines in hardware accelerators.