



#### Image source

| Part | PIN |  |  |
|------|-----|--|--|
| LED0 | H17 |  |  |
| LED1 | K15 |  |  |
| LED2 | J13 |  |  |
| LED3 | N14 |  |  |
| LED4 | R18 |  |  |
| LED5 | V17 |  |  |

| Part  | PIN    |  |  |
|-------|--------|--|--|
| LED6  | U17    |  |  |
| LED7  | U16    |  |  |
| LED8  | V16    |  |  |
| LED9  | T15    |  |  |
| LED10 | U14    |  |  |
| LED11 | T16    |  |  |
| LED12 | V15    |  |  |
| LED13 | V14    |  |  |
| LED14 | V12    |  |  |
| LED15 | .5 V11 |  |  |
| SW0   | J15    |  |  |
| SW1   | L16    |  |  |
| SW2   | M13    |  |  |
| SW3   | R15    |  |  |
| SW4   | R17    |  |  |
| SW5   | T18    |  |  |
| SW6   | U18    |  |  |
| SW7   | R13    |  |  |
| SW8   | Т8     |  |  |
| SW9   | U8     |  |  |
| SW10  | R16    |  |  |
| SW11  | T13    |  |  |
| SW12  | Н6     |  |  |
| SW13  | U12    |  |  |
| SW14  | U11    |  |  |
| SW15  | V10    |  |  |

# **⊘** Two-bit wide 4-to-1 multiplexer

### **∂** Listing architecture

```
architecture Behavioral of mux_2bit_4tol is
begin

process (a_i, b_i, c_i, d_i, s_i)
begin

case s_i is
    when "00" => q_0 <= a_i;
    when "01" => q_0 <= b_i;
    when "10" => q_0 <= c_i;
    when "11" => q_0 <= d_i;
    when others => null;
end case;
end process;
end Behavioral;
```

### **∂** Listing testbench architecture

```
architecture testbench of tb mux 2bit 4tol is
   signal s_s : std_logic_vector(1 downto 0);
signal s_q : std_logic_vector(1 downto 0);
begin
    --connecting testbench
   uut_mux_2bit_4to1 : entity work.mux_2bit_4to1
       port map(
           a_i => s_a,
           b_i => s_b,
c_i => s_c,
           d_i => s_d,
           s_i => s_s,
           q_0
                  => s_q
       );
     -- Test signal generating
    p_stimuls : process
    begin
     --init. signal
       s a <= "11";
       s b <= "11";
       s c <= "11";
       s d <= "11";
     --1.st combination
       s = "00";
           s a <= "01";
           wait for 100 ns;
```

```
s a <= "10";
            wait for 100 ns;
            s a <= "11";
     --2.nd combination
        s_s \ll 01;
            s b \le "01";
            wait for 100 ns;
            s b \le "10";
            wait for 100 ns;
            s b <= "11";
     --3.rd combination
        s_s <= "10";
            s c \le "01";
            wait for 100 ns;
            s c \ll "10";
            wait for 100 ns;
            s_c <= "11";
     --4.th combination
        s_s <= "11";
            s_d <= "01";
            wait for 100 ns;
            s_d \ll 10;
            wait for 100 ns;
        wait;
     end process p_stimuls;
end architecture testbench;
```

#### **⊘** Screenshot



Vstupní signály byly voleny tak, aby funkčnost multiplexoru byla zjevná.

# Vivado tutorial

# **∂** Project creation:

• Zadej cestu projektu a vyper RTI jako typ projektu

• Vytvoř soubor (*Create file*) a pojmenuj ho. Tím se vytvoří *name*.vhd soubor kódu.





### 

 File > Add Sources > Add or create simulation > Create file vytvoříme name.vhd soubor testbenche. Zpravidla volíme název jako tb name.vhd



Testbench vytvoříš běžným postupem jak ses naučil např. na EDA-Playground.

#### **∂** Simulace:

 Zvolením Flow > Run Simulation > Run Behavioral Simulation spustíme simulaci (projekt je prvně třeba uložit).

### **∂** Postprocesor:

- V postprocesoru vidíme průběhy jednotlivých signálů
- Zvětšíme náhled na průběhy a zazoomujeme podle potřeby
- Jednotlivé sběrnice můžeme rozkliknout na signály, můžeme je libovolně podbarvovat, měřit a vizualizovat

V nastavení simulace je možné zvětšit délku trvání simulace LAB\_03c - [C:/Users/Ventus/Documents/VivadoDocs/LAB\_03c/LAB\_03c.xpr] - Vivado 2020.2 File Edit Flow Tools Reports Window Layout View Run Help Q- Quick Access Ready 10 us v I C E Default Layout SIMULATION - Behavioral Simulation - Functional - sim\_1 - tb\_mux\_2bit\_4to1 O × Pro ? \_ 口 凸 tb\_mux\_2bit\_4to1.vhd × mux\_2bit\_4to1.vhd × tb\_mux\_2bit\_4to1\_behav.wcfg ? 🗆 🖰 ď, Q W Q X W N ± ± + 4 4 H Na^ Name Flow > W s a[1:0] Name Value > 💖 s\_b[1:0] ₩ s\_s[1:0] > 😻 s\_c[1:0] ₩ s\_a[1:0] > 💖 s d[1:0] **₩** s\_b[1:0] > 💖 s\_s[1:0] ₩ s. c(1:0) > 💖 s\_q[1:0] **₩** s\_d[1:0] **₩** s\_q[1:0] To [1] TO1 Tcl Console × Messages Log ? \_ 0 0 Q 🛨 | 💠 | II | 🖺 | 🛍 | 🗰 INFO: [USF-XSim-96] XSim completed. Design snapshot 'tb\_mux\_2bit\_4tol\_behav' loaded. 🖒 launch\_simulation: Time (s): cpu = 00:00:04 ; elapsed = 00:00:07 . Memory (MB): peak = 1244.254 ; gain = 0.000 Type a Tcl command here Sim Time: 1 us

## 

Type here to search

Type here to search

- File > Add Sources > Add or create constrains > Create file vytvoříme name.xdc soubor mapování.
- Do souboru mapování vložím z předdefinovaného souboru od výrobce
- Odkomentuji ty prvky, které hodlám v programu použít
  - Přepíši dané porty, tak aby odpovídali již napsané architektuře LAB\_03c - [C:/Users/Ventus/Documents/VivadoDocs/LAB\_03c/LAB\_03c.xpr] - Vivado 2020.2  $\Box$  $\underline{\textbf{File}} \quad \underline{\textbf{E}} \textbf{dit} \quad \textbf{F}\underline{\textbf{Iow}} \quad \underline{\textbf{Iools}} \quad \textbf{Rep}\underline{\textbf{o}} \textbf{rts} \quad \underline{\textbf{W}} \textbf{indow} \quad \textbf{La}\underline{\textbf{y}} \textbf{out} \quad \underline{\textbf{V}} \textbf{iew} \quad \underline{\textbf{R}} \textbf{un} \quad \underline{\textbf{H}} \textbf{elp} \quad \boxed{\textbf{Q}} \cdot \underline{\textbf{Q}} \textbf{uick} \, \textbf{Access}$ Ready 10 us ▼ 

    ■ □ C E Default Layout SIMULATION - Behavioral Simulation - Functional - sim\_1 - tb\_mux\_2bit\_4to1 ? X tb\_mux\_2bit\_4to1.vhd × mux\_2bit\_4to1.vhd × tb\_mux\_2bit\_4to1\_behav.wcfg × nexys\_a7\_50T.xdc % ? \_ □ Ľ × Pr ? \_ □ Ľ ? 🗆 🖸 Q 🛬 🛊 Q. C:/Users/Ventus/Documents/VivadoDocs/LAB\_03c/LAB\_03c.srcs/constrs\_1/new/nexys\_a7\_50T.xdc ∨ Design Source Name ٥ Flow ■ ... mux\_2t > 💖 s\_a[1:0] ∨ 
    Constraints (1) > 💖 s\_b[1:0] ∨ □ constrs\_1 > 🕷 s\_c[1:0] IOSTANDARD LVCMOS33 } [get\_ports { a\_i[0] }]; #IO\_L24N\_T3\_R50\_15 Sch=sw[0] IOSTANDARD LVCMOS33 } [get\_ports { a\_i[1] }]; #IO\_L3N\_T0\_pos\_EMCCLK\_14 Sch=sw[1] IOSTANDARD LVCMOS33 } [get\_ports { b\_i[0] }]; #IO\_L6N\_T0\_pos\_VREF\_14 Sch=sw[2] IOSTANDARD LVCMOS33 } [get\_ports { b\_i[1] }]; #IO\_L13N\_T2\_MRCC\_14 Sch=sw[3] IOSTANDARD LVCMOS33 } [get\_ports { c\_i[0] }]; #IO\_L13N\_T2\_MRCC\_14 Sch=sw[4] IOSTANDARD LVCMOS33 } [get\_ports { c\_i[1] }]; #IO\_L7N\_T1\_D10\_14 Sch=sw[5] IOSTANDARD LVCMOS33 } [get\_ports { c\_i[1] }]; #IO\_L7N\_T1\_D10\_14 Sch=sw[5] IOSTANDARD LVCMOS33 } [get\_ports { d\_i[0] }]; #IO\_L7N\_T2\_A13\_D29\_14 Sch=sw[6] IOSTANDARD LVCMOS33 } [get\_ports { d\_i[0] }]; #IO\_L7N\_T2\_A13\_D29\_14 Sch=sw[6] IOSTANDARD LVCMOS33 } [get\_ports { d\_i[0] }]; #IO\_L7N\_T2\_A13\_D29\_14 Sch=sw[6] set\_property -dict { PACKAGE\_PIN J15 nexys > W s\_d[1:0] set\_property -dict { PACKAGE\_PIN L16 ∨ 

    Simulation Soi > 😻 s\_s[1:0] set\_property -dict { PACKAGE\_PIN M13 set\_property -dict { PACKAGE\_PIN R15 set\_property -dict { PACKAGE\_PIN R17 > 🕷 s\_q[1:0] ∨ **●** ... tb ı set\_property -dict { PACKAGE\_PIN T18 set\_property -dict { PACKAGE\_PIN U18 ■ m > 🗎 Wavef set\_property -dict { PACKAGE\_PIN R13 set\_property -dict { PACKAGE\_PIN T8 IOSTANDARD LVCMOS33 } [get ports { d\_i[1] }]; #IO\_LSN\_TO\_DO7\_14 Sch=sw[7] IOSTANDARD LVCMOS18 } [get ports { s\_i[0] }]; #IO\_L24N\_T3\_34 Sch=sw[8] > Dtility Sources IOSTANDARD LVCMOS18 ) [get\_ports { si[1] }]; #IO 25 34 Sch=sv[9]
    IOSTANDARD LVCMOS33 ) [get\_ports { SW[10] }]; #IO LISP T2\_DQS RDWR B\_14 Sch=sv[10] set\_property -dict { PACKAGE\_PIN U8 #set\_property -dict ( PACKAGE\_PIN R16 IOSTANDARD LVCMOS33 ) [get ports { SW[11] }]; #IO\_L23P\_T3\_A03\_D19\_14 Sch=sw[11] IOSTANDARD LVCMOS33 ) [get\_ports { SW[12] }]; #IO\_L24P\_T3\_35 Sch=sw[12] #set property -dict { PACKAGE PIN T13 #set\_property -dict ( PACKAGE\_PIN U12 #set\_property -dict ( PACKAGE\_PIN U11 IOSTANDARD LVCMOS33 ) [get ports ( SW[13] )]; #IO L20P T3 A08 D24 14 Sch=sv[13] IOSTANDARD LVCMOS33 ) [get ports ( SW[14] )]; #IO L19N T3 A09 D25 VREF 14 Sch=sv[14] IOSTANDARD LVCMOS33 } [get ports { SW[15] }]; #IO L21P T3 DQS 14 Sch=sw[15] #set property -dict { PACKAGE PIN V10 Hierarchy ← ▶ ≡ × Messages Log \_ 0 6 Q 🛨 💠 II 📵 🛍 🗰 close [ open C:/Users/Ventus/Documents/VivadoDocs/LAB 03c/LAB 03c.srcs/constrs 1/new/nexvs a7 50T.xdc w ] Type a Tcl command here

へ ② 智 (編 40) ENG