# MCDM applied to the partioning problem of 3D-stacked integrated circuits

## 1.1 Introduction

In order to continuously improve the performance of integrated circuits (IC), technologists have compelled themselves to follow the well-known Moore's Law (see Figure 1.1). This empirical law predicts a doubling of the transistors' density each 18 months and therefore increasing logic capacity of the circuit per unit area.



**Fig. 1.1.** Moore's law [4]

The improvements of 2D architectures are primarily driven by the reduction of the transistor size. However, with the miniaturization, quantum effects such as quantum tunnelling will significantly affect how a transistor behave. Indeed, even if a transistor is blocking, current can flow through due to quantum tunnelling such that it will be difficult to control its state and thus the basic working principle of a transistor [14]. In addition to these physical aspects, economical considerations that will hinder the IC evolution beyond 20nm have to be taken into account [3, 11].

In order to overcome these limitations, new technologies have been proposed such as the carbon nanotubes [13], the nanowire transistors [5], the single-electron transistors [8], and also the 3D-Stacked Integrated Circuits (3D-SIC) proposed by the academic and industrial communities. The latter has been often cited as the most prominent one as it is based on the current technologies and still uses silicon as basis material; 3D-SICs can also allow shorter interconnection lengths, smaller footprint, larger bandwidth, heterogeneous circuits among their main advantages [1, 12, 6, 2].

Fast evolution of IC manufacturing technologies makes even the design of 2D-ICs a complex and tedious task with the growing number of design choices at the system level (e.g. number and type of functional units and memories, type and topology of the interconnection system, etc.) and physical level (respecting area/timing/power constraints). Using 3D-SICs introduces even more degrees of freedom: number of tiers, choices for manufacturing technology (e.g. full 3D integration, silicon interposer, face-to-face, back-to-face, etc.), 3D partitioning and placement strategies etc. These new degrees of freedom will contribute to the combinatorial explosion of already huge design spaces. Moreover, practice and 2D design experience cannot be fully exploited with 3D technology, since 3D-SICs change considerably the way ICs are implemented. Indeed, physical implementation of ICs involves solving several complex problems and hence work only with approximated solutions.

Current design flows can produce workable solutions after manual definition of the physical constraints as there are no preconceived method that can provide good solutions. Also, they are sequential in nature as certain parameters are fixed at certain stages in the flow, which can lead to locally optimal solutions that are far from global optimums so this requires time consuming (hence, costly) iterative processes to adjust these parameters. Since the 3D technology is even more complex than the 2D, it is necessary to improve the current design flows by developing design exploration [11].

One of the solutions to face this problem is to develop high-level tools which can quickly explore design spaces and give early and reasonably accurate performance estimations based on physical prototyping of the 3D circuits [11]. In addition, performance estimation/optimization and the selection of the most-suitable solutions usually implies to take several objectives into account (e.g. maximization of the performance, minimization of the cost, minimization of the package size, etc.).

Currently, these high-level design tools can be considered to follow a unicriterion paradigm. Indeed, they have sequential development steps and each criterion is optimized without considering the impact on other criteria. This can lead to several rollbacks in the design flow since the achievement of the requirements can be time consuming (typical design iterations are measured in weeks). For instance, current tools will only minimize the area of a circuit to reach the timing constraints by solving a 2D place-and-route problem and this will be more complex with 3D-SICs because the system has also to be partitioned.

On the other hand, multi-objective approaches have been developed to optimize all the criteria simultaneously. Designing 3D-SICs inherently implies a huge design space and numerous degrees of freedom and criteria, hence many possible choices when it comes to decide upon the IC to produce. With these reasons, we propose in this work to apply a multi-criteria paradigm for the design of 3D-SICs.

#### 1.2 Related works

#### 1.2.1 3D-SIC partioning

DRAGO...

# 1.2.2 Multi-criteria decision making tools: using the PROMETHEE methods

In this subsection we recall the basics of the PROMETHEE and GAIA methods. Of course, a detailed description of these approaches goes beyond the scope of this contribution. Therefore we refer the interested reader to [7] for a detailed analysis.

Let  $\mathcal{A} = \{a_1, a_2, \dots, a_n\}$  be a set of n alternatives and  $\mathcal{F} = \{f_1, f_2, \dots, f_m\}$  be a set of m criteria. Without loss of generality, we assume that all criteria have to be maximized. The PROMETHEE methods are based on pairwize comparisons. At first, each pair of alternatives  $a_i, a_j \in \mathcal{A}$  is compared on every criterion  $f_k$ :

$$d_k(a_i, a_j) = f_k(a_i) - f_k(a_j)$$

The quantity  $d_k(a_i, a_j)$  represents the advantage of  $a_i$  over  $a_j$  for criterion  $f_k$ . On the one hand, when  $d_k(a_i, a_j)$  is small enough, there is no good reason to say that  $a_i$  is better than  $a_j$  regarding criterion  $f_k$ . On the other hand, when  $d_k(a_i, a_j)$  exceeds a certain limit, the decision maker may express that  $a_i$  is strictly preferred to  $a_j$  for  $f_k$ . In order to model these statements, the difference  $d_k(a_i, a_j)$  is transformed into a unicriterion preference degree, denoted  $P_k(a_i, a_j)$ , by using a non-decreasing function  $H_k$ ;

$$P_k(a_i, a_i) = H_k(d_k(a_i, a_i)), \forall a_i, a_i \in \mathcal{A}$$

The quantity  $P_k(a_i, a_j) \in [0, 1]$  and  $P_k(a_i, a_j) = 0$  when  $d_k(a_i, a_j) < 0$ . There are plenty of functions that can be considered to compute the unicriterion preference degrees. In most software implementing the PROMETHEE method, 6 main functions are considered [9]. Figure 1.2 represents the so-called linear preference function. Two thresholds characterize it:

- $q_k$  plays the role of an *indifference* threshold. When the difference  $d_k(a_i, a_j) \le q_k$ , it is considered to be so small that the unicriterion preference is equal to zero;
- $p_k$  plays the role of a preference threshold, When the difference  $d_k(a_i, a_j) \ge p_k$ , it is considered to be important enough to state that  $a_i$  is strongly preferred to  $a_j$  for this criterion.



Fig. 1.2. Generalized criterion of type 5

Once the unicriterion preference degrees between two actions  $a_i$  and  $a_j$  have been computed for every criterion, one has to aggregate these marginal contributions to obtain  $P(a_i, a_j)$  i.e. a global measure of the preference of  $a_i$  over  $a_j$ :

$$P(a_i, a_j) = \sum_{k=1}^{m} \omega_k \cdot P_k(a_i, a_j)$$

where  $\omega_k$  represents the relative importance of criterion  $f_k$ . These weights are assumed to be positive and normalized. Obviously, we have  $P(a_i, a_j) \geq 0$  and  $P(a_i, a_j) + P(a_j, a_i) \leq 1$ .

The PROMETHEE I and II rankings are based on the exploitation of the matrix P. Therefore, three flows are built.; the positive flow  $\phi^+$ , the negative flow  $\phi^-$  and the net flow  $\phi$ :

$$\phi^{+}(a_{i}) = \frac{1}{n-1} \sum_{a_{j} \in \mathcal{A}, i \neq j} P(a_{i}, a_{j})$$
$$\phi^{-}(a_{i}) = \frac{1}{n-1} \sum_{a_{j} \in \mathcal{A}, i \neq j} P(a_{j}, a_{i})$$
$$\phi(a_{i}) = \phi^{+}(a_{i}) - \phi^{-}(a_{j})$$

The PROMETHEE I ranking is obtained as the intersection of the rankings induced by  $\phi^+$  and  $\phi^-$ . The PROMETHEE II ranking is given by the ranking given by  $\phi$ .

Finally, it is worth noting that:

$$\phi(a_i) = \frac{1}{n-1} \sum_{k=1}^{m} \sum_{a_j \in \mathcal{A}} [P_k(a_i, a_j) - P_k(a_j, a_i)] \cdot \omega_k = \sum_{k=1}^{m} \phi_k(a_i) \cdot \omega_k$$

where  $\phi_k(a_i)$  is called the  $k^{th}$  unicriterion net flow assigned to action  $a_i$ . The PROMETHEE I and II ranking provide prescriptive tools for decision making. The GAIA [10] tool complements them with a descriptive approach. The idea is to represent each alternative by its evaluations in the unicriterion net flow space:

$$\Phi(a_i) = [\phi_1(a_i), \phi_2(a_i), \dots, \phi_m(a_i)]$$

GAIA is the result of a principal component analysis applied on this dataset. Therefore, the decision maker is able to visualize the decision problem on a plane and compare:

- the relative positions of alternatives (in order to identify groups of similar or distinct alternatives profiles);
- the relative positions of criteria (in order to identify conflicts or redundancies);
- the relative positions of alternatives with respect to a given criterion (in order to identify the best and worst alternatives for the different points of views);
- the relative positions of alternatives with respect to the so-called *decision* stick (in order the identify the best compromise solutions).

## References

- [1] S.F. Al-Sarawi, D. Abbott, and P.D. Franzon. A review of 3-d packaging technology. *Components, Packaging, and Manufacturing Technology, Part B: Advanced Packaging, IEEE Transactions on*, 21(1):2 –14, feb 1998.
- [2] E. Beyne and B. Swinnen. 3D System Integration Technologies. *Integrated Circuit Design and Technology*, 2007. *ICICDT '07. IEEE International Conference on*, pages 1–3, May 2007.
- [3] S. Borkar. Design perspectives on 22nm cmos and beyond. In *Design Automation Conference*, 2009. DAC '09. 46th ACM/IEEE, pages 93–94, July 2009.
- [4] Robert X. Cringely. Breaking moore's law @ONLINE, 2013.
- [5] Yi Cui, Zhaohui Zhong, Deli Wang, Wayne U. Wang, and Charles M. Lieber. High performance silicon nanowire field effect transistors. *Nano Letters*, 3(2):149–152, 2003.
- [6] Shamik Das, Andy Fan, Kuan-Neng Chen, et al. Technology, performance, and computer-aided design of three-dimensional integrated circuits. pages 108–115, 2004.
- [7] J. Figueira, S. Greco, and M. Ehrgott. *Multiple criteria decision analysis:* state of the art surveys, volume 78. Springer Verlag, 2005.
- [8] D. Goldhaber-Gordon, Hadas Shtrikman, D. Mahalu, David Abusch-Magder, U. Meirav, and M. A. Kastner. Kondo effect in a single-electron transistor. *Nature*, 391(6663):156–159, January 1998.
- [9] Quantin Hayez, Yves De Smet, and Jimmy Bonney. D-Sight: A New Decision Making Software to Address Multi-Criteria Problems. *IJDSST*, 4(4):1–23, 2012.
- [10] Bertrand Mareschal and Jean-Pierre Brans. Geometrical representations for MCDA. *European Journal of Operational Research*, 34(1):69–77, February 1988.
- [11] Dragomir Milojevic, Ravi Varadarajan, Dirk Seynhaeve, and Pol Marchal. *PathFinding and TechTuning in Three Dimensional System Integration*. Springer, Nov 2011.

#### 8 References

- [12] R.S. Patti. Three-dimensional integrated circuits and the future of system-on-chip designs. *Proceedings of the IEEE*, 94(6):1214–1224, June 2006.
- [13] S.J. Tans, A.R.M. Verschueren, and C. Dekker. Room-temperature transistor based on a single carbon nanotube. *Nature*, 393(6680):49–52, 1998.
- [14] V.V. Zhirnov, III Cavin, R.K., J.A. Hutchby, and G.I. Bourianoff. Limits to binary logic switch scaling a gedanken model. *Proceedings of the IEEE*, 91(11):1934 1939, nov 2003.