# ☐ Bohuslavsotola / Digital-electronics-1

MIT License





# README.md

# První úkol

| LED  | Connection | Switch | Connection |
|------|------------|--------|------------|
| LED0 | H17        | SW0    | J15        |
| LED1 | K15        | SW1    | L16        |
| LED2 | J13        | SW2    | M13        |
| LED3 | N14        | SW3    | R15        |
| LED4 | R18        | SW4    | R17        |
| LED5 | V17        | SW5    | T18        |
| LED6 | U17        | SW6    | U18        |

| LED   | Connection | Switch | Connection |
|-------|------------|--------|------------|
| LED7  | U16        | SW7    | R13        |
| LED8  | V16        | SW8    | Т8         |
| LED9  | T15        | SW9    | U8         |
| LED10 | U14        | SW10   | R16        |
| LED11 | T16        | SW11   | T13        |
| LED12 | V15        | SW12   | Н6         |
| LED13 | V14        | SW13   | U12        |
| LED14 | V12        | SW14   | U11        |
| LED15 | V11        | SW15   | V10        |

# Druhý úkol



# mux\_2bit\_4to1

```
-- WRITE "GREATER" AND "EQUALS" ASSIGNMENTS HERE
  end architecture Behavioral;
tb_mux_2bit_4to1
   p_stimulus : process
       begin
            -- Report a note at the beginning of stimulus process
            report "Stimulus process started" severity note;
            -- First test values
            s_d \leftarrow "00"; s_c \leftarrow "00"; s_b \leftarrow "00"; s_a \leftarrow "00";
            s sel <="00";wait for 100ns;
            s_d \leftarrow "10"; s_c \leftarrow "01"; s_b \leftarrow "01"; s_a \leftarrow "00";
            s sel <="00";wait for 100ns;
            s_d <= "10"; s_c <= "01"; s_b <= "01"; s_a <= "11" ;
            s sel <="00";wait for 100ns;
            s d <= "10"; s c <= "01"; s b <= "01"; s a <= "00";
            s_sel <="01";wait for 100ns;</pre>
            s_d \leftarrow "10"; s_c \leftarrow "01"; s_b \leftarrow "11"; s_a \leftarrow "00";
            s_sel <="01";wait for 100ns;</pre>
```

```
-- Report a note at the end of stimulus process
report "Stimulus process finished" severity note;
wait;
end process p_stimulus;
```

#### Třetí úkol - tutoriál

## 1. Vytvoříme Nový projekt



#### 2. Klikneme na tlačítko next



## 3. Zadáme Project name



# 4. Necháme zaškrknutou volbu RTL Project



## 5. Zadáme typ VHDL a zadáme požadovaný File name



#### 6. Klikneme na Next



## 7. Zadáme Board Nexys A7-50T



#### 8. Klikneme na tlačítko Finish



## 9. Zadáme Entity name



#### 10. Klikneme na File - Add Sources



# 11. Vybereme položku Add or create simulation sources



# 12. Klikneme na Create file, dále vybereme File typ: VHDL a zadáme File name

