





























































3 1 8 2 The Embedded USB JTAG Download circuit on this page is for reference only! This circuit should not be designed into an end customer product or solution. Xilinx will not provide support on this embedded USB JTAG Download circuit. **U28** PE0\_T0OUT PORT E PE1\_TIOUT C132 <sub>1</sub> TARGET INTERFACE CONNNECTIONS 70 NC PA3\_WU2 TO JTAG VREF\_DETECT PA2\_SLOE PORT A LED\_RED PA1\_INT1 FPGA\_TCK TCK ALL DEVICES **U24** LED\_GRN PA0\_INTO FPGA\_TMS TMS ALL DEVICES XTALIN USB\_HEADER\_TDI FIRST DEVICE TDI XC2C256 1 C264 NPO 50V 11PF JTAG\_TDO LAST DEVICE TDO 1 NC TAP\_STATE0 13 NC VERSION\_REQUEST PORT E PE2\_T2OUT TAP\_STATE1 EMBEDDED\_INIT NO CONNECTION TMS\_LEVEL 60 TMS\_LEVEL 11 NC PA4\_FIFOADR0 TAP\_STATE2 1 C263 NPO 2 50V 11PF 12 NC BUFFER\_OE BUFFER\_OE PA5\_FIFOADR1 TAP\_STATE3 3 PLACES PORT A 72 NC LAST\_WORD \_\_\_\_\_\_LAST\_WORD PA6\_PKTEND IDLE\_FLAG JTP\_CMD3 65 NC PA7\_FLAGD SPARE\_P065 71 NC SPARE\_P071 GPIF\_D00 73 NC PB0\_FD0 GPIF\_D00 SPARE\_P073 USB GPIF\_D01 33 GPIF\_D01 74 NC PB1\_FD1 SPARE\_P074 76 NC 1/16W 21/16W 2 1/16W 2 GPIF\_D02 34 GPIF\_D02 CONNECTOR SPARE\_P076 FPGA\_TCK GPIF\_D03 77 NC 35 GPIF\_D03 PB3\_FD3 SPARE\_P077 PORT B GPIF\_D04 GPIF\_D04 PB4\_FD4 R56 15 5% 1/1 USB TYPE B USBHDR\_TCK\_R GPIF\_D05 JTAG\_TCK 7 \_\_\_37\_\_ GPIF\_D05 RECEPTACLE NOTE: EMBEDDED VERSION PB5\_FD5 TCK\_CCLK GPIF\_D06 39 GPIF\_D06 PB6\_FD6 GPIF\_D07 40 GPIF\_D07 PB7\_FD7 R57 15 5% 1/1 USBHDR\_TMS\_R JTAG\_TMS 7 TMS\_PROG USB\_MINI\_B GPIF\_D08 GPIF\_D08 PD0\_FD8 GPIF\_D09 42 GPIF\_D09 PD1\_FD9 R58 15 5% 1/16 USBHDR\_TDI\_R JTAG\_TDI 7 GPIF\_D10 PD2\_FD10 GPIF\_D10 TDI\_DIN GPIF\_D11 \_\_\_\_\_GPIF\_D11 PD3\_FD11 PORT D GPIF\_D12 \_\_\_\_\_GPIF\_D12 PD4\_FD12 GPIF\_D13 49 GPIF\_D13 PD5\_FD13 INIT\_OUT GPIF\_D14 50 GPIF\_D14 PD6\_FD14 GPIF\_D15 52 GPIF\_D15 78 NC SPARE\_P078 BIT\_CLOCK 79 NC 22 BIT\_CLOCK SPARE\_P079 CTL0\_FLAGA 80 NC SPARE\_P080 81 NC SPARE\_P081 82 NC SPARE\_P082 GPIF GPIF\_START 85 NC SPARE\_P085 CTL1\_FLAGB CTRL2 86 NC SPARE\_P086 CTL2\_FLAGC 87 NC SPARE\_P087 3.3V INTERFACE TO LOCAL JTAG OR SLAVE-SERIAL DEVICE CHAIN. CTL3 52 NC CTL4 FOR LONG CHAINS OR TRACES, DISTRIBUTE EMBEDDED\_TCK BANK 1 BANK 2 76 NC CTL5 AND EMBEDDED\_TMS WITH LVDS BUFFERS. VCC1V8;26,57 VCC3V3;5 VCC3V3;20,38,51 VCC3V3;88,98 VCCINT VAUX VCCIO1 VCCIO2 R195 & 20K & PART\_NUMBER=CY7C68013A EMBEDDED\_INIT GND;21,25,31,62 INIT\_IN TQFP100 BANK 2 89 NC SPARE\_P089 PC0\_GPIFADR0 COUNT1 90 NC PC1\_GPIFADR1 SPARE\_P090 91 NC COUNT2 PC2\_GPIFADR2 COUNT2 SPARE\_P091 COUNT3 92 NC 17 COUNT3 SPARE\_P092 PC3\_GPIFADR3 COUNT4 99 NC PC4\_GPIFADR4 SPARE\_P099 JTP\_CMD0 \_\_\_\_\_\_ JTP\_CMD0 PC5\_GPIFADR5 JTP\_CMD1 PC6\_GPIFADR6 ■ NC 28 BKPT JTP\_CMD2 PC7\_GPIFADR7 JTP\_CMD2 10 NC SHIFT\_CLK TDO\_SAMPLE\_CLK 4 NC CLKOUT TDO\_SAMPLE\_CLOCK LAST\_BIT 2 NC IFCLK R196 20K 5% √ 2 1/16W CPLD\_TCK 33 1/16W 2 PE3\_RXD0OUT CPLD\_TMS 33 PE4\_RXD1OUT CPLD\_TDI 33 PORT E PE6\_T2EX R187 10K 5% CPLD\_TDO 33 97 NC ----PE5\_INT6 DOWN\_CNT0 SPARE\_COM 96 NC PE7\_GPIFADR8 SPARE\_COM 95 NC DOWN\_CNT2 94 NC DOWN\_CNT3 R185 10K 5% 1/16W 93 NC DOWN\_CNT4 3 NC GPIF\_DONE <u>~</u>₩,+ RDY0 6 PLACES R184 10K 5% 1/16W RDY1 6 NC RDY1 DONE\_SM1 RDY2 DONE\_SM2 <u>♦ 8</u>₩₽ GPIF NC 42 TXD1 R183 10K 5% 1/16W RDY3 LEGEND: RDY4 DONE\_INH 0PTIONAL NETS ROUTED IN PARALLEL TO LOCAL 2MM CABEL CONNECTOR J1. VQFP100 33 USB\_SCL VCC3V3;1,16,20,33,38 VCC3V3;49,53,66,78,85 NC1 COMPONENTS TO BE LOADED FOR THE PRODUCTION 30 SDA 14 NC 33 USB\_SDA NC2 PARALLEL TO SERIAL ASSEMBLY VERSION ONLY. GND;65,75,94,99 GND;2,19,21,39,48,50 15 NC CONVERTER OPTIONAL COMPONENTS THAT SUPPORT DEBUG AND/OR DIAGNOSTICS. 2 1/16W WAKEUP 33 POR RESERVED NOTE: 1 R188 \$\frac{10K}{5\}\$ MAKE PARALLEL CONNECTIONS TO J1 (OPTION B) AT EACH PCB P/N: 0431534 SCH P/N: 0381305 Test P/N: TSS0123 ART P/N: 1280473 (B1 ) TO FACILITATE FASTER IN-CIRCUIT OF THE NETS MARKED Embedded USB JTAG: USB Controller, CPLD 2 1/16W RE-PROGRAMMING OF THE CPLD DURING BOARD TEST. USB CONTROLLER J1 DOES NOT NEED TO BE POPULATED DURING PRODUCTION, BUT THE Drawing Number: ASSEMBLY FOOTPRINT IS RECOMMENDED FOR THE PWB LAYOUT. 0381242 Date: 14-JUNE-2006 Ver: 32 <sup>of</sup> 35 Drawn By LAST REVISION: 9-24-2009\_15:56 SCHWEIGLER













Embedded USB JTAG: IIC, POR, Decoupling, LED, JTAG Header, Serial Number

| Drawing Number:    | 0381242 |                        | SCH P/N:<br>Test P/N: | 0431534<br>0381305<br>TSS0123<br>1280473 |
|--------------------|---------|------------------------|-----------------------|------------------------------------------|
| Date: 14-JUNE-2006 |         | Ver:                   | С                     |                                          |
| Sheet Size: D      |         | Rev:                   | 04                    |                                          |
| Sheet 33 of 35     |         | Drawn By<br>SCHWEIGLER |                       |                                          |

LAST REVISION:

9-24-2009\_15:00



