# FAST CODE

enev.martin @ gmail

### Time is of the essence...

- Scientific computations
- User facing applications
- Embedded systems

# How hard is it to get fast code?

- Problem
- Algorithm theory
- Optimal algorithm
- Software developer
- Source code
- Compiler
- Fast executable

Performance [Gflop/s]



Performance [Gflop/s]







Performance [Gflop/s] 40 35 30 Fastest code 1 MB 25 20



#### Matrix Multiplication (MMM) on 2 x Core 2 Duo 3 GHz



#### Matrix-Matrix Multiplication (MMM) on 2 x Core 2 Duo 3 GHz



#### The compiler doesn't do the job

# Summary and Facts I

- Implementations with same operations count can have vastly different performance (up to 100x and more)
- A cache miss can be 100x more expensive than an operation
- Vector instructions
- Minimizing operations count ≠ maximizing performance
- End of free speed-up for legacy code
- Future performance gains through increasing parallelism

# Summary and Facts II

- It is very difficult to write the fastest code
  - Tuning for memory hierarchy
  - Vector instructions
  - Efficient parallelization (multiple threads)
  - Requires expert knowledge in algorithms, coding, and architecture
- Fast code can be large
  - Can violate "good" software engineering practices
- Compilers often can't do the job
- Highest performance is in general non-portable

# Floating point peak performance

- Scalar:
  - 1 add and 1 mult / cycle
  - Assume 3 GHz:
  - 6 Gflop/s scalar peak performance on one core
- Vector double precision (SSE)
  - 1 vadd and 1 vmult / cycle (2-way)
  - Assume 3 GHz:
  - 12 Gflop/s peak performance on one core
- Vector single precision (SSE)
  - 1 vadd and 1 vmult / cycle (4-way)
  - Assume 3 GHz:
  - 24 Gflop/s peak performance on one core

# Floating point peak performance

- Overall peak on 3 GHz Core 2 and Core i3/i5/i7 Nehalem: (2 cores, SSE)
  - O Double precision: 24 Gflop/s
  - Single precision: 48 Gflop/s
- Overall peak on 3 GHz Core i3/i5/i7 Sandy Bridge: (4 cores, AVX)
  - O Double precision: 96 Gflop/s
  - Single precision: 192 Gflop/s

### How To Make Code Faster?

- It depends!
- Memory bound:
  - Reduce memory traffic
  - Reduce cache misses, register spills
  - Compress data
- Compute bound:
  - Keep floating point units busy
  - Reduce cache misses, register spills
  - Instruction level parallelism (ILP)
  - Vectorization

# **Problem: Processor-Memory Bottleneck**



Solution: Caches/Memory hierarchy

### **Typical Memory Hierarchy**





# Memory/Compute bound

Operational intensity of a program/algorithm:

$$I = \frac{Number\ of\ operations}{Amount\ of\ data\ transferred\ cache \longleftrightarrow RAM}$$

- Notes:
  - I depends on the computer (e.g., the cache size and structure)
  - O Q: Relation to cache misses?
  - A: Denominator determined by misses in lowest level cache
- "Definition:" Programs with high I are called compute bound, programs with low I are called memory bound

# Roofline model (Williams et al. 2008)

Resources in a processor that bound performance:

- peak performance [flops/cycle]
- memory bandwidth [bytes/cycle]
- <others>



#### Algorithm model (n is the input size)

Operational intensity 
$$I(n) = W(n)/Q(n) =$$

number of flops (cost) number of bytes transferred between memory and cache

Q(n): assumes empty cache; best measured with performance counters

#### **Notes**

In general, Q and hence W/Q depend on the cache size m [bytes]. For some functions the optimal achievable W/Q is known:

FFT/sorting: Θ(log(m))

Matrix multiplication: Θ(sqrt(m))

#### **Roofline model**

Example: one core with  $\pi$  = 2 and  $\beta$  = 1 and no SSE ops are double precision flops



### Bound based on β?

- assume program as operational intensity of x ops/byte
- it can get only β bytes/cycle
- hence: performance =  $y \le \beta x$
- in log scale:  $log_2(y) \le log_2(\beta) + log_2(x)$
- line with slope 1;  $y = \beta$  for x = 1

### More lines (bounds) can be added

- single core but with SSE (π goes up by 2x)
- four cores (π goes up by 4x)
- accesses with no spatial locality (β comes down by 8x)