AUR.

### CEC 15<sup>th</sup> - Past Year Paper Solution 2014-2015 Sem2 CE1006/CZ1006 - Computer Organization and Architecture

solver: Jeffrey Ong

Email: JONG044@e.ntu.edu.sg

### 1. (a)

| Part | R2    | SR === |
|------|-------|--------|
| i)   | 0xABC | 0x004  |
| ii)  | 0x000 | 0x002  |
| iii) | 0x9F9 | 0x004  |
| iv)  | 0x991 | 0x000  |
| v)   | 0x282 | 0x009  |
| vi)  | 0x4C8 | 0x001  |

(c) This question is tricky because PC will increment after execution of that instruction. PC will be 0x002 after execution, so [PC + 0xFFE] will be [0x000].

Here comes the tricky part to find out the Hexadecimal value stored at [0x000]. Since "ADD R3, [PC + 0xFFE]" is the instruction saved at memory location "0x000" (Since PC was initially "0x000"), we therefore have to find out the hexadecimal value of "ADD R3, [PC + 0xFFE]".

(Refer to the "VIP Instruction Set Summary Sheet" for better understanding) From the VIP Sheet, the Hex value of "ADD R3, [PC + 0xFFE]" will be "0x43F". (Even though it is a 2 word instruction, we only need the 1<sup>st</sup> word).

Since R3 = 0x7EF, after the execution of instruction, R3 will be 0x7EF + 0x43F = 0xC2E

### CE1006/CZ1006 - Computer Organization and Architecture CEC 15th - Past Year Paper Solution 2014-2015 Sem2

'n (a)

| =        | 11 PSH #4          | <b>S1</b> | <b>S1</b> MOVS [R3 + 0xFFF], #0          |
|----------|--------------------|-----------|------------------------------------------|
| =        | 12 PSH 0x101       | <b>S2</b> | <b>SZ</b> MOV [R3 + 0xFFE], [R3 + 0x004] |
| <b>~</b> | 13 Call SubZ       | S3        | <b>S3</b> MOV R1, [R3 + 0x003]           |
| _        | 14 MOV [0x100], R0 | <b>S4</b> | <b>S4</b> ADD [R3 + 0xFFF], [R1]         |
| 15       | MOV SP, #0xFFF     | <b>SS</b> | S5 INC R1                                |
|          |                    | 95        | S6 DEC [R3 + 0xFFE]                      |
|          |                    | <b>S7</b> | S7 JNZ Loop                              |

<u>6</u>

| 0xFFF | 0xFFE | 0xFFD       | 0xFFC        | 0xFFB   | 0xFFA   | 0xFF9 | 0xFF8 | 0xFF7 |
|-------|-------|-------------|--------------|---------|---------|-------|-------|-------|
|       | 0x004 | 0x101       | 0x008        | 0xDDD   | 0xBBB   | 0x000 | 0x004 |       |
|       | Size  | Start Addr. | Return Addr. | PSHM R3 | PSHM R1 | V1    | V2    |       |

7-8", 1

RET

Ĉ

ADD SP, #2 POPM 0x00A

的一个制造事件

(a)

| NAND Flash         | Volatile / Non-Volatile  Non-Volatile | System / Storage Memory Storage Memory |
|--------------------|---------------------------------------|----------------------------------------|
| Magnetic Hard Disk | Non-Volatile                          | System Memory                          |
| SRAM               | Volatile                              | Storage Memory                         |

- <u>(</u> The Parallel NOR Flash behaves like SRAM during operation. executed directly without the need to transfer to RAM first. Execute-in-Place (XIP) means that Program Code stored in that Flash can be
- Ĉ cheaper per bit one. Since we are required to design high capacity Flash Drives, we should choose a NAND Flash would be more suitable because it has lower cost per bit than NOR.

## CEC 15<sup>th</sup> - Past Year Paper Solution 2014-2015 Sem2 CE1006/CZ1006 – Computer Organization and Architecture

(d) (E) Since 1 character requires 10bits, therefore the maximum number of characters that 19200 baud rate means it can transmit 19200 bits per second. can be transmitted per second is 19200 / 10 = 1920.

Note: However if the 1 sec delay were to be included, then the maximum will be 1.



 $\equiv$ data received will be inverted. So instead of receiving 111 1001, it receive 000 0110 The UART receiver at the receiving end is using a RS232 configuration such that the There can be 2 possible solutions to this question. twice. Producing the data 000 0110 (0x06). The receiver baud rate is double that of the transmitter, hence sampling each bit

### 4. (a)

| Cache Mapping Scheme  | 8 | Advantage            | D | )isadvantage        |
|-----------------------|---|----------------------|---|---------------------|
| Direct Mapped Cache   | - | Simple to implement  | ١ | Prone to cache      |
|                       | ' | Items can be found   |   | thrashing           |
|                       |   | easily, rapidly      |   | Hit rate lowest     |
| N-Way Set Associative | ı | Less cache thrashing | 1 | More complex design |
| Cache                 | 1 | Higher hit rate for  | ı | Longer search time  |
|                       |   | same cache size      |   |                     |

\*Thrashing: Occurs when computer's virtual memory is in a constant state of paging

9 Data are fetched in blocks (contains a few words in it), the neighbouring data will Code/Data that are close together are likely to be accessed together. Since Cache According to the Principle of Locality, due to the Locality of Space (Spatial Locality), the data can be found in Cache most of the time, causing hit rate to be high. which means data are stored closely together (normally in the same block), hence will also be fetched into the Cache. The code shown is accessing data of an array,

# CEC 15<sup>th</sup> - Past Year Paper Solution 2014-2015 Sem2 CE1006/CZ1006 — Computer Organization and Architecture

|                                    |                                                                                          | <u>(c)</u>                                                                      |
|------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| 2 bits will be used for precision. | leaving only 2 bits left for the decimal. So first 10 bits are used for length, and last | Since the Maximum possible length is 0x3FF, which means we need 10 bits for it, |

can be done by rotating the bits right. both are of max length). The only way to do it is to divide the length by 2 first, which To prevent the length from overflowing, we cannot add 2 length together (in case

- Store length of L[0] in R0, Rotate right once
- Store length of L[1] in R1, Rotate right once
- Add RO and R1 together and Store in RO (average of 2 length)
- Store length of L[2] in R1, Rotate right once
- 5. Store length of L[3] in R2, Rotate right once
- Add R1 and R2 together and Store in R1 (average of 2 length)
- Rotate RO and R1 right once, Add them and Store in RO (average of 4 length)
- Store length of L[4] in R1, Rotate right once
- Store length of L[5] in R2, Rotate right once
- 10. Add R1 and R2 together and Store in R1 (average of 2 length)
- Store length of L[6] in R2, Rotate right once
- 12. Store length of L[7] in R3, Rotate right once

54

- 13. Add R2 and R3 together and Store in R2 (average of 2 length)
- 14. Rotate R1 and R2 right once, Add them and Store in R1 (average of 4 length)
- 15. Rotate RO and R1 right once, Add them and Store in RO (average of 8 length)

e.

Note: Doing this step by step is tedious but reduces the amount of precision lost.

- (d) (i) R3 = 0x00B (Note that its Hexadecimal, not Decimal)
- $\equiv$ This is a Data Dependency pipeline conflict, where result of I1 is not yet available to be used by I2, causing I2 to use the previous result of R1.

To solve this issue, you can either Stall The Pipeline (after Decode, before Execute); dependencies or Insert No Operation (NOP) instructions between instructions with data

Please pardon me for any errors as it has been a long holiday for me, memory went a little rusty!

For reporting of errors and errata, please visit pypdiscuss.appspot.com Thank you and all the best for your exams! ©